低相位噪声,快速建立PLL频率合成器 Low Phase Noise, Fast Settling PLL Frequency Synthesizer
Product Details
The ADF4193 frequency synthesizer can be used to implement local oscillators in the upconversion and downconversion sections of wireless receivers and transmitters. Its architecture is specifically designed to meet the GSM/EDGE lock time requirements for base stations. It consists of a low noise, digital phase frequency detector PFD, and a precision differential charge pump. There is also a differential amplifier to convert the differential charge pump output to a single-ended voltage for the external voltage-controlled oscillator VCO.
The Σ-Δ-based fractional interpolator, working with the N divider, allows programmable modulus fractional-N division. Additionally, the 4-bit reference R counter and on-chip frequency doubler allow selectable reference signal REFIN frequencies at the PFD input. A complete phase-locked loop PLL can be implemented if the synthesizer is used with an external loop filter and a VCO. The switching architecture ensures that the PLL settles inside the GSM time slot guard period, removing the need for a second PLL and associated isolation switches. This decreases cost, complexity, PCB area, shielding, and characterization on previous ping-pong GSM PLL architectures.
**Applications**
### Features and Benefits
型号/品牌 | 代替类型 | 替代型号对比 |
---|---|---|
ADF4193BCPZ-RL7 ADI 亚德诺 | 当前型号 | 当前型号 |
ADF4193BCPZ 亚德诺 | 类似代替 | ADF4193BCPZ-RL7和ADF4193BCPZ的区别 |