AD9572ACPZPEC

AD9572ACPZPEC图片1
AD9572ACPZPEC图片2
AD9572ACPZPEC图片3
AD9572ACPZPEC图片4
AD9572ACPZPEC图片5
AD9572ACPZPEC图片6
AD9572ACPZPEC图片7
AD9572ACPZPEC图片8
AD9572ACPZPEC图片9
AD9572ACPZPEC图片10
AD9572ACPZPEC图片11
AD9572ACPZPEC图片12
AD9572ACPZPEC图片13
AD9572ACPZPEC图片14
AD9572ACPZPEC图片15
AD9572ACPZPEC概述

ANALOG DEVICES  AD9572ACPZPEC  芯片, 时钟发生器, 125MHZ, LFCSP-40

Product Details

The AD9572 provides a multioutput clock generator function along with two on-chip PLL cores, optimized for fiber channel line card applications that include an Ethernet interface. The integer-N PLL design is based on the Analog Devices, Inc., proven portfolio of high performance, low jitter frequencysynthesizers to maximize network performance. Other applications with demanding phase noise and jitter requirements also benefit from this part.

The PLL section consists of a low noise phase frequency detector PFD, a precision charge pump CP, a low phase noise voltage controlled oscillator VCO, and a preprogrammed feedback divider and output divider. By connecting an external crystal or reference clock to the REFCLK pin, frequencies up to 156.25 MHz can be locked to the input reference. Each output divider and feedback divider ratio is preprogrammed for the required output rates.

A second PLL also operates as an integer-N synthesizer and drives two LVPECL or LVDS output buffers for 106.25 MHz operation. No external loop filter components are required, thus conserving valuable design time and board space.

The AD9572 is available in a 40-lead, 6 mm × 6 mm lead frame chip scale package LFCSP and can be operated from a single 3.3 V supply. The temperature range is −40°C to +85°C.

**APPLICATIONS**

* Fiber channel line cards, switches, and routers

* Gigabit Ethernet/PCIe support included

* Low jitter, low phase noise clock generation

### Features and Benefits

.
Fully integrated dual VCO/PLL cores

167 fs rms jitter from 0.637 MHz to 10 MHz

at 106.25 MHz

178 fs rms jitter from 1.875 MHz to 20 MHz

at 156.25 MHz

.
418 fs rms jitter from 12 kHz to 20 MHz

at 125 MHz Input crystal or clock frequency of 25 MHz

.
Preset divide ratios for 106.25 MHz, 156.25 MHz, 33.33 MHz, 100 MHz, 125 MHz
.
Choice of LVPECL or LVDS output format
.
Integrated loop filters

|

.
Copy of reference clock output
.
Rates configured via strapping pins
.
Space saving, 6 mm × 6 mm, 40-lead LFCSP
.
0.71 W power dissipation LVDS operation
.
1.07 W power dissipation LVPECL operation
.
3.3 V operation

---|---

AD9572ACPZPEC中文资料参数规格
技术参数

频率 125 MHz

电源电压DC 3.00V min

输出接口数 7

电路数 1

针脚数 40

耗散功率 1.305 W

占空比 55% Max

工作温度Max 85 ℃

工作温度Min -40 ℃

耗散功率Max 1305 mW

电源电压 2.97V ~ 3.63V

电源电压Max 3.6 V

电源电压Min 3 V

封装参数

安装方式 Surface Mount

引脚数 40

封装 LFCSP-40

外形尺寸

长度 6 mm

宽度 6 mm

高度 0.73 mm

封装 LFCSP-40

物理参数

工作温度 -40℃ ~ 85℃

其他

产品生命周期 Active

包装方式 Tray

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

REACH SVHC标准 No SVHC

REACH SVHC版本 2015/12/17

海关信息

ECCN代码 EAR99

数据手册

AD9572ACPZPEC引脚图与封装图
AD9572ACPZPEC引脚图
AD9572ACPZPEC封装图
AD9572ACPZPEC电路图
AD9572ACPZPEC封装焊盘图
在线购买AD9572ACPZPEC
型号: AD9572ACPZPEC
制造商: ADI 亚德诺
描述:ANALOG DEVICES  AD9572ACPZPEC  芯片, 时钟发生器, 125MHZ, LFCSP-40
替代型号AD9572ACPZPEC
型号/品牌 代替类型 替代型号对比

AD9572ACPZPEC

ADI 亚德诺

当前型号

当前型号

AD9572ACPZLVD

亚德诺

完全替代

AD9572ACPZPEC和AD9572ACPZLVD的区别

AD9572ACPZLVD-R7

亚德诺

类似代替

AD9572ACPZPEC和AD9572ACPZLVD-R7的区别

AD9572ACPZPEC-R7

亚德诺

类似代替

AD9572ACPZPEC和AD9572ACPZPEC-R7的区别

锐单商城 - 一站式电子元器件采购平台