12路输出时钟发生器,集成2.8 GHz的VCO 12-Output Clock Generator with Integrated 2.8 GHz VCO
Product Details
The AD9517-01 provides a multi-output clock distribution function with subpicosecond jitter performance, along with an on-chip PLL and VCO. The on-chip VCO tunes from 2.55 GHz to 2.95 GHz. Optionally, an external VCO/VCXO of up to 2.4 GHz can be used.
The AD9517-0 emphasizes low jitter and phase noise to maximize data converter performance, and it can benefit other applications with demanding phase noise and jitter requirements.
The AD9517-0 features four LVPECL outputs in two pairs and four LVDS outputs in two pairs. Each LVDS output can be reconfigured as two CMOS outputs. The LVPECL outputs operate to 1.6 GHz, the LVDS outputs operate to 800 MHz, and the CMOS outputs operate to 250 MHz.
For applications that require additional outputs, a crystal reference input, zero-delay, or EEPROM for automatic configuration at startup, the AD9520 and AD9522 are available. In addition, the AD9516 and AD9518 are similar to the AD9517 but have a different combination of outputs.
Each pair of outputs has dividers that allow both the divide ratio and coarse delay or phase to be set. The range of division for the LVPECL outputs is 1 to 32. The LVDS/CMOS outputs allow a range of divisions up to a maximum of 1024.
The AD9517-0 is available in a 48-lead LFCSP and can be operated from a single 3.3 V supply. An external VCO, which requires an extended voltage range, can be accommodated by connecting the charge pump supply VCP to 5 V. A separate LVPECL power supply can be from 2.5 V to 3.3 V nominal.
The AD9517-0 is specified for operation over the industrial range of −40°C to +85°C.
**Applications**
1AD9517 is used throughout to refer to all the members of the AD9517 family. However, when AD9517-0 is used, it is referring to that specific member of the AD9517 family.
### Features and Benefits
**On-chip VCO tunes from 2.55 GHz to 2.95 GHz
**Each output pair shares a 1-to-32 divider with coarse phase delay
Additive output jitter: 225 fs rms
Channel-to-channel skew paired outputs of <10 ps
**Each output pair shares two cascaded 1-to-32 dividers with coarse phase delay
Additive output jitter: 275 fs rms
Fine delay adjust Δt on each LVDS output
型号/品牌 | 代替类型 | 替代型号对比 |
---|---|---|
AD9517-0ABCPZ-RL7 ADI 亚德诺 | 当前型号 | 当前型号 |
AD9517-0ABCPZ 亚德诺 | 完全替代 | AD9517-0ABCPZ-RL7和AD9517-0ABCPZ的区别 |
AD9517-3ABCPZ 亚德诺 | 完全替代 | AD9517-0ABCPZ-RL7和AD9517-3ABCPZ的区别 |
AD9517-4ABCPZ 亚德诺 | 完全替代 | AD9517-0ABCPZ-RL7和AD9517-4ABCPZ的区别 |