A42MX36-1PQ208

A42MX36-1PQ208图片1
A42MX36-1PQ208图片2
A42MX36-1PQ208图片3
A42MX36-1PQ208概述

40MX和42MX FPGA系列 40MX and 42MX FPGA Families

40MX and 42MX FPGA Families

Features

High Capacity

• Single-Chip ASIC Alternative

• 3,000 to 54,000 System Gates

• Up to 2.5 kbits Configurable Dual-Port SRAM

• Fast Wide-Decode Circuitry

• Up to 202 User-Programmable I/O Pins

High Performance

• 5.6 ns Clock-to-Out

• 250 MHz Performance

• 5 ns Dual-Port SRAM Access

• 100 MHz FIFOs

• 7.5 ns 35-Bit Address Decode

HiRel Features

• Commercial, Industrial, Automotive, and Military Temperature Plastic Packages

• Commercial, Military Temperature, and MIL-STD-883 Ceramic Packages

• QML Certification

• Ceramic Devices Available to DSCC SMD

Ease of Integration

• Mixed-Voltage Operation 5.0V or 3.3V for core and I/Os, with PCI-Compliant I/Os

• Up to 100% Resource Utilization and 100% Pin Locking

• Deterministic, User-Controllable Timing

• Unique In-System Diagnostic and Verification Capability with Silicon Explorer II

• Low Power Consumption

• IEEE Standard 1149.1 JTAGBoundary Scan Testing

A42MX36-1PQ208中文资料参数规格
封装参数

安装方式 Surface Mount

封装 PQFP-208

外形尺寸

封装 PQFP-208

物理参数

工作温度 0℃ ~ 70℃ TA

其他

产品生命周期 Obsolete

符合标准

RoHS标准 Non-Compliant

含铅标准

数据手册

在线购买A42MX36-1PQ208
型号: A42MX36-1PQ208
描述:40MX和42MX FPGA系列 40MX and 42MX FPGA Families

锐单商城 - 一站式电子元器件采购平台