四路模拟数字转换器( ADC ) Quad Analog-to-Digital Converter ADC
Product Details
The ADAU1978 incorporates four high performance, analog-to-digital converters ADCs with 2 V rms capable ac-coupled inputs. The ADCs use a multibit sigma-delta Σ-Δ architecture with continuous time front end for low EMI. An I2C/serial peripheral interface SPI control port is included that allows a microcontroller to adjust volume and many other parameters. The ADAU1978 uses only a single 3.3 V supply. The part internally generates the required digital DVDD supply. The low power architecture reduces the power consumption. The ADAU1978 is available in a 40-lead LFCSP package. The on-chip PLL can derive the master clock from an external clock input or frame clock sample rate clock. When fed with the frame clock, it eliminates the need for a separate high frequency master clock in the system.
Note that throughout this data sheet, multifunction pins, such as SCL/CCLK, are referred to either by the entire pin name or by a single function of the pin, for example, CCLK, when only that function is relevant.
**APPLICATIONS**
### Features and Benefits
I2S-justified, and TDM modes
型号/品牌 | 代替类型 | 替代型号对比 |
---|---|---|
ADAU1978WBCPZ-RL ADI 亚德诺 | 当前型号 | 当前型号 |
ADAU1978WBCPZ 亚德诺 | 类似代替 | ADAU1978WBCPZ-RL和ADAU1978WBCPZ的区别 |
0741090001 莫仕 | 功能相似 | ADAU1978WBCPZ-RL和0741090001的区别 |