LMK04002BISQE/NOPB

LMK04002BISQE/NOPB图片1
LMK04002BISQE/NOPB图片2
LMK04002BISQE/NOPB图片3
LMK04002BISQE/NOPB图片4
LMK04002BISQE/NOPB图片5
LMK04002BISQE/NOPB图片6
LMK04002BISQE/NOPB图片7
LMK04002BISQE/NOPB图片8
LMK04002BISQE/NOPB概述

具有级联 PLL 的低噪声时钟抖动清除器 48-WQFN -40 to 85

The LMK04000 family of precision clock conditioners provides low-noise jitter cleaning, clock multiplication and distribution without the need for high-performance voltage controlled crystal oscillators VCXO module. Using a cascaded PLLatinum architecture combined with an external crystal and varactor diode, the LMK04000 family provides sub-200 femtosecond fs root mean square RMS jitter performance.

The cascaded architecture consists of two high-performance phase-locked loops PLL, a low-noise crystal oscillator circuit, and a high-performance voltage controlled oscillator VCO. The first PLL PLL1 provides a low-noise jitter cleaner function while the second PLL PLL2 performs the clock generation. PLL1 can be configured to either work with an external VCXO module or use the integrated crystal oscillator with an external crystal and a varactor diode. When used with a very narrow loop bandwidth, PLL1 uses the superior close-in phase noise offsets below 50 kHz of the VCXO module or the crystal to clean the input clock. The output of PLL1 is used as the clean input reference to PLL2 where it locks the integrated VCO. The loop bandwidth of PLL2 can be optimized to clean the far-out phase noise offsets above 50 kHz where the integrated VCO outperforms the VCXO module or crystal used in PLL1.

The LMK04000 family features dual redundant inputs, five differential outputs, and an optional default-clock upon power up. The input block is equipped with loss of signal detection and automatic or manual selection of the reference clock. Each clock output consists of a programmable divider, a phase synchronization circuit, a programmable delay, and an LVDS, LVPECL, or LVCMOS output buffer. The default startup clock is available on CLKout2 and it can be used to provide an initial clock for the field-programmable gate array FPGA or microcontroller that programs the jitter cleaner during the system power up sequence.

LMK04002BISQE/NOPB中文资料参数规格
技术参数

频率 1.6 GHz

电源电压DC 3.15V min

输出接口数 7

供电电流 1.00 mA

电路数 1

工作温度Min -40 ℃

电源电压 3.15V ~ 3.45V

电源电压Max 3.45 V

电源电压Min 3.15 V

封装参数

安装方式 Surface Mount

引脚数 48

封装 WFQFN-48

外形尺寸

封装 WFQFN-48

物理参数

工作温度 -40℃ ~ 85℃

其他

产品生命周期 Active

包装方式 Tape & Reel TR

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

REACH SVHC版本 2015/06/15

数据手册

LMK04002BISQE/NOPB引脚图与封装图
LMK04002BISQE/NOPB引脚图
在线购买LMK04002BISQE/NOPB
型号: LMK04002BISQE/NOPB
制造商: TI 德州仪器
描述:具有级联 PLL 的低噪声时钟抖动清除器 48-WQFN -40 to 85
替代型号LMK04002BISQE/NOPB
型号/品牌 代替类型 替代型号对比

LMK04002BISQE/NOPB

TI 德州仪器

当前型号

当前型号

LMK04002BISQ/NOPB

德州仪器

类似代替

LMK04002BISQE/NOPB和LMK04002BISQ/NOPB的区别

LMK04002BISQX/NOPB

德州仪器

功能相似

LMK04002BISQE/NOPB和LMK04002BISQX/NOPB的区别

锐单商城 - 一站式电子元器件采购平台