LC4064V-75TN48C

LC4064V-75TN48C图片1
LC4064V-75TN48C图片2
LC4064V-75TN48C图片3
LC4064V-75TN48C图片4
LC4064V-75TN48C图片5
LC4064V-75TN48C图片6
LC4064V-75TN48C图片7
LC4064V-75TN48C图片8
LC4064V-75TN48C图片9
LC4064V-75TN48C图片10
LC4064V-75TN48C图片11
LC4064V-75TN48C图片12
LC4064V-75TN48C图片13
LC4064V-75TN48C概述

LATTICE SEMICONDUCTOR  LC4064V-75TN48C  可编程逻辑芯片, CPLD, 64宏单元, 3.3V, ISPMACH, 48TQFP

The is a high performance SuperFAST CPLD consist of multiple 32-I/O, 64-macrocell. Output Routing Pools ORPs connect the GLBs to the I/O Blocks IOBs, which contain multiple I/O cells. The ispMACH 4000 family is a blend of Lattice"s two most popular architectures, the ispLSI® 2000 and ispMACH 4A. Retaining the best of both families, the ispMACH 4000 architecture focuses on significant innovations to combine the highest performance with low power in a flexible CPLD family. This family combines high speed and low power with the flexibility needed for ease of design. With its robust global routing pool and output routing pool, this family delivers excellent first-time-fit, timing predictability, routing, pin-out retention and density migration. It has enhanced system integration capabilities. Also offers enhanced I/O features such as slew rate control, PCI compatibility, bus-keeper latches, pull-up resistors, pull-down resistors, open drain outputs and hot socketing.

.
tPD = 2.5ns propagation delay
.
Up to four global clock pins with programmable clock polarity control
.
Up to 80 PTs per output
.
Enhanced macrocells with individual clock, reset, preset and clock enable controls
.
Up to four global OE controls
.
Individual local OE control per I/O pin
.
Excellent First-Time-Fit ™ and refit
.
Fast path, SpeedLocking™ Path and wide-PT path
.
Wide input gating 36 input logic blocks for fast counters, state machines and address decoders
.
Low power - 1.8V core low dynamic power
.
Superior solution for power sensitive consumer applications
.
5V Tolerant I/O for LVCMOS 3.3, LVTTL and PCI interfaces
.
Hot-socketing
.
Open-drain capability
.
Input pull-up, pull-down or bus-keeper
.
Programmable output slew rate
.
3.3V PCI compatible
.
IEEE 1149.1 boundary scan testable
.
3.3/2.5/1.8V In-System Programmable
.
ISP™ Using IEEE 1532 compliant interface
LC4064V-75TN48C中文资料参数规格
技术参数

频率 400 MHz

电源电压DC 3.00V min

针脚数 48

输入/输出数 32 Input

工作温度Max 90 ℃

工作温度Min 0 ℃

电源电压 3.3 V

电源电压Max 3.6 V

电源电压Min 3 V

封装参数

安装方式 Surface Mount

引脚数 48

封装 TQFP-48

外形尺寸

长度 7 mm

宽度 7 mm

高度 1 mm

封装 TQFP-48

物理参数

工作温度 0℃ ~ 90℃

其他

产品生命周期 Active

包装方式 Tray

制造应用 Consumer Electronics, 消费电子产品

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

REACH SVHC标准 No SVHC

REACH SVHC版本 2015/06/15

海关信息

ECCN代码 EAR99

香港进出口证 NLR

数据手册

LC4064V-75TN48C引脚图与封装图
LC4064V-75TN48C引脚图
LC4064V-75TN48C封装图
LC4064V-75TN48C封装焊盘图
在线购买LC4064V-75TN48C
型号: LC4064V-75TN48C
描述:LATTICE SEMICONDUCTOR  LC4064V-75TN48C  可编程逻辑芯片, CPLD, 64宏单元, 3.3V, ISPMACH, 48TQFP
替代型号LC4064V-75TN48C
型号/品牌 代替类型 替代型号对比

LC4064V-75TN48C

Lattice Semiconductor 莱迪思

当前型号

当前型号

LC4064V-75T48I

莱迪思

完全替代

LC4064V-75TN48C和LC4064V-75T48I的区别

LC4064V-75TN48I

莱迪思

类似代替

LC4064V-75TN48C和LC4064V-75TN48I的区别

LC4064V-10TN48I

莱迪思

类似代替

LC4064V-75TN48C和LC4064V-10TN48I的区别

锐单商城 - 一站式电子元器件采购平台