MC100LVEP34DTR2G

MC100LVEP34DTR2G图片1
MC100LVEP34DTR2G图片2
MC100LVEP34DTR2G图片3
MC100LVEP34DTR2G图片4
MC100LVEP34DTR2G图片5
MC100LVEP34DTR2G图片6
MC100LVEP34DTR2G概述

2.5V / 3.3V ECL / 2 / 4 / 8时钟发生器芯片 2.5V / 3.3V ECL /2, /4, /8 Clock Generation Chip

The MC100LVEP34 is a low skew DIV2, DIV4, DIV8 clock generation chip designed explicitly for low skew clock generation applications. The internal dividers are synchronous to each other, therefore, the common output edges are all precisely aligned. The V pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to V as a switching reference voltage. V may also rebias AC coupled inputs. When used, decouple V via a 0.01 uF capacitor and limit current sourcing or sinking to 0.5 mA. When not used, VThe common enable ENbar is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. An internal runt pulse could lead to losing synchronization between the internal divider stages. The internal enable flip-flop is clocked on the falling edge of the input clock; therefore, all associated specification limits are referenced to the negative edge of the clock input.Upon startup, the internal flip-flops will attain a random state; the master reset MR input allows for the synchronization of the internal dividers, as well as multiple LVEP34s in a system. Single-ended CLK input operation is limited to a V

Features

---

 |

.
35 ps Output-to-Output Skew
.
Synchronous Enable/Disable
.
Master Reset for Synchronization
.
The 100 Series Contains Temperature Compensation.
.
PECL Mode Operating Range: VCC = 2.375 V to 3.8 V with VEE = 0 V
.
NECL Mode Operating Range: VCC = 0 V with VEE = -2.375 V to -3.8 V
.
Open Input Default State
.
LVDS Input Compatible
MC100LVEP34DTR2G中文资料参数规格
技术参数

无卤素状态 Halogen Free

输出接口数 3

电路数 1

工作温度Max 85 ℃

工作温度Min -40 ℃

电源电压 2.375V ~ 3.8V

封装参数

安装方式 Surface Mount

引脚数 16

封装 TSSOP-16

外形尺寸

长度 5 mm

宽度 4.4 mm

封装 TSSOP-16

物理参数

工作温度 -40℃ ~ 85℃

其他

产品生命周期 Active

包装方式 Tape & Reel TR

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

海关信息

ECCN代码 EAR99

数据手册

MC100LVEP34DTR2G引脚图与封装图
MC100LVEP34DTR2G引脚图
MC100LVEP34DTR2G封装图
MC100LVEP34DTR2G封装焊盘图
在线购买MC100LVEP34DTR2G
型号: MC100LVEP34DTR2G
描述:2.5V / 3.3V ECL / 2 / 4 / 8时钟发生器芯片 2.5V / 3.3V ECL /2, /4, /8 Clock Generation Chip
替代型号MC100LVEP34DTR2G
型号/品牌 代替类型 替代型号对比

MC100LVEP34DTR2G

ON Semiconductor 安森美

当前型号

当前型号

MC100LVEP34DTG

安森美

完全替代

MC100LVEP34DTR2G和MC100LVEP34DTG的区别

MC100LVEP34DT

安森美

类似代替

MC100LVEP34DTR2G和MC100LVEP34DT的区别

MC100LVEP34DTR2

安森美

类似代替

MC100LVEP34DTR2G和MC100LVEP34DTR2的区别

 锐单商城 - 一站式电子元器件采购平台  

 深圳锐单电子有限公司