5V/-5V ECL,双ECL输出比较器(带锁存器)
The MC10E1652 comparator is fabricated using "s advanced MOSAIC III process and is output compatible with 10H logic devices. In addition, the device is available in both a 16-pin DIP and a 20-pin surface mount package. However, the MC10E1652 provides user programmable hysteresis. The latch enable LENabar and LENbbar input pins operate from standard ECL 10H logic levels. When the latch enable is at a logic high level, the MC10E1652 acts as a comparator; hence, Q will be at a logic high level if V1 > V2 V1 is more positive than V2. Qbar is the complement of Q. When the latch enable input goes to a low logic level, the outputs are latched in their present state, providing the latch enable setup and hold time constraints are met. The level of input hysteresis is controlled by applying a bias voltage to the HYS pin. The 100 Series contains temperature compensation.
Features
---
|
For Additional Information, see Application Note AND8003/D
型号/品牌 | 代替类型 | 替代型号对比 |
---|---|---|
MC10E1652FNR2G ON Semiconductor 安森美 | 当前型号 | 当前型号 |
MC10E1651L 安森美 | 类似代替 | MC10E1652FNR2G和MC10E1651L的区别 |
MC10E1652FN 安森美 | 功能相似 | MC10E1652FNR2G和MC10E1652FN的区别 |