3.3 V / 5 V ECL 9位的移位寄存器 3.3 V / 5 V ECL 9-Bit Shift Register
The MC10EP/100EP142 is a 9-bit shift register, designed with byte-parity applications in mind. The E142 performs serial/parallel in and serial/parallel out, shifting in one direction. The nine inputs D0 - D8 accept parallel input data, while S-IN accepts serial input data. The Qn outputs do not need to be terminated for the shift operation to function. To minimize noise and power, any Q output not used should be left unterminated.The SEL Select input pin is used to switch between the two modes of operation - SHIFT and LOAD. The shift direction is from bit 0 to bit 8. Input data is accepted by the registers a set-up time before the positive going edge of CLK0 or CLK1; shifting is also accomplished on the positive clock edge. A HIGH on the Master Reset pin MR asynchronously resets all the resisters to zero.The 100 Series contains temperature compensation.
Features
---
|
型号/品牌 | 代替类型 | 替代型号对比 |
---|---|---|
MC100EP142FAR2G ON Semiconductor 安森美 | 当前型号 | 当前型号 |
MC10EP142FA 安森美 | 完全替代 | MC100EP142FAR2G和MC10EP142FA的区别 |
MC100EP142FAG 安森美 | 类似代替 | MC100EP142FAR2G和MC100EP142FAG的区别 |