ON SEMICONDUCTOR MC100EPT21DTR2G Voltage Level Translator, 2 Input, 1.4 ns, 3 V to 3.6 V, TSSOP-8 新
The is a 3.3V differential LVPECL/LVDS/CML to LVTTL/LVCMOS translator in 8 pin TSSOP package. Because LVPECL positive ECL, LVDS, positive CML input levels and LVTTL/LVCMOS output levels are used, only +3.3 V and ground are required. The small outline 8 lead SOIC package makes MC100EPT21DTR2G ideal for applications which require the translation of a clock or data signal. The VBB output allows this device to be cap coupled in either single ended or differential input mode. VBB output is tied to D input and D is driven for a non inverting buffer or VBB output is tied to the D input and D is driven for an inverting buffer when single ended cap coupled. VBB output is connected through a resistor to each input pin when cap coupled differentially. If used the VBB pin should be bypassed to VCC via a 0.01µF capacitor. It is used in precision clock translation applications.
电源电压DC 3.00V min
无卤素状态 Halogen Free
电路数 1
通道数 1
针脚数 8
位数 1
输入数 2
工作温度Max 85 ℃
工作温度Min -40 ℃
输出通道数 1
电源电压 3V ~ 3.6V
电源电压Max 3.6 V
电源电压Min 3 V
安装方式 Surface Mount
引脚数 8
封装 TSSOP-8
封装 TSSOP-8
工作温度 -40℃ ~ 85℃ TA
产品生命周期 Active
包装方式 Tape & Reel TR
制造应用 Signal Processing, 信号处理, Precision Clock Translation
RoHS标准 RoHS Compliant
含铅标准 Lead Free
REACH SVHC版本 2015/12/17
ECCN代码 EAR99
型号/品牌 | 代替类型 | 替代型号对比 |
---|---|---|
MC100EPT21DTR2G ON Semiconductor 安森美 | 当前型号 | 当前型号 |
MC100EPT21DR2G 安森美 | 完全替代 | MC100EPT21DTR2G和MC100EPT21DR2G的区别 |
MC100EPT21DTG 安森美 | 类似代替 | MC100EPT21DTR2G和MC100EPT21DTG的区别 |
MC100ELT21DTG 安森美 | 类似代替 | MC100EPT21DTR2G和MC100ELT21DTG的区别 |