MC88915TFN100

MC88915TFN100图片1
MC88915TFN100图片2
MC88915TFN100概述

IC DRIVER CLK PLL 100MHz 28-PLCC

Low Skew CMOS PLL Clock Drlvers,3-State 55,70,100,133 and 160MHz Versions

The MC88915T Clock Driver utilizes phase–locked loop technology to lock its low skew outputs’ frequency and phase onto an input reference clock. It is designed to provide clock distribution for high performance PC’s and workstations. For a 3.3V version, see the MC88LV915T data sheet.

Features

• Five Outputs Q0–Q4 with Output–Output Skew < 500 ps each being phase and frequency locked to the SYNC input

• The phase variation from part–to–part between the SYNC and FEEDBACK inputs is less than 550 ps derived from the tPD specification, which defines the part–to–part skew

• Input/Output phase–locked frequency ratios of 1:2, 1:1, and 2:1 are available

• Input frequency range from 5MHz – 2X_Q FMAX spec. 10MHz – 2X_Q FMAX for the TFN133 version

• Additional outputs available at 2X and +2 the system “Q” frequency. Also a Q180°phase shift output available

• All outputs have ±36 mA drive equal high and low at CMOS levels, and can drive either CMOS or TTL inputs. All inputs are TTL–level compatible. ±88mA IOL/IOHspecifications guarantee 50Ωtransmission line switching on the incident edge

• Test Mode pin PLL_EN provided for low frequency testing. Two selectable CLOCK inputs for test or redundancy purposes. All outputs can go into high impedance 3–state for board test purposes

• Lock Indicator LOCK accuracy indicates a phase–locked state

MC88915TFN100中文资料参数规格
技术参数

电源电压DC 5.25V max

输出接口数 15

电路数 1

电源电压 4.75V ~ 5.25V

封装参数

安装方式 Surface Mount

引脚数 28

封装 LCC-28

外形尺寸

封装 LCC-28

物理参数

工作温度 0℃ ~ 70℃

其他

产品生命周期 Unknown

包装方式 Tube

符合标准

RoHS标准 Non-Compliant

含铅标准 Contains Lead

数据手册

在线购买MC88915TFN100
型号: MC88915TFN100
制造商: Freescale 飞思卡尔
描述:IC DRIVER CLK PLL 100MHz 28-PLCC

锐单商城 - 一站式电子元器件采购平台