MC100EPT24

MC100EPT24概述

时钟管理设计采用低偏移和低抖动设备 Clock Management Design Using Low Skew and Low Jitter Devices

The is a LVTTL/LVCMOS to differential LVECL translator. Because LVECL levels and LVTTL/LVCMOS levels are used, a -3.3V, +3.3V and ground are required. The small outline 8-lead SOIC package and the single gate of the EPT24 makes it ideal for those applications where space, performance, and low power are at a premium.

Features

---

 |

.
350ps Typical Propagation Delay
.
Maximum Frequency > 1.0GHz
.
The 100 Series Contains Temperature Compensation
.
Operating Range: VCC= 3.0 V to 3.6 V; VEE= -3.6 V to -3.0 V; GND = 0 V
.
PNP LVTTL Inputs for Minimal Loading
.
Q Output will default HIGH with inputs open
.
Pb-Free Packages are Available
MC100EPT24中文资料参数规格
符合标准

RoHS标准 RoHS Compliant

数据手册

在线购买MC100EPT24
型号: MC100EPT24
制造商: ON Semiconductor 安森美
描述:时钟管理设计采用低偏移和低抖动设备 Clock Management Design Using Low Skew and Low Jitter Devices

 锐单商城 - 一站式电子元器件采购平台  

 深圳锐单电子有限公司