时钟管理设计采用低偏移和低抖动设备 Clock Management Design Using Low Skew and Low Jitter Devices
The is a LVTTL/LVCMOS to differential LVECL translator. Because LVECL levels and LVTTL/LVCMOS levels are used, a -3.3V, +3.3V and ground are required. The small outline 8-lead SOIC package and the single gate of the EPT24 makes it ideal for those applications where space, performance, and low power are at a premium.
Features
---
|