MC10EP451

MC10EP451概述

3.3V / 5VECL 6位差分寄存器与主复位 3.3V / 5VECL 6-Bit Differential Register with Master Reset

The MC10/100EP451 is a 6-bit fully differential register with common clock and single ended Master Reset MR. It is ideal for very high frequency applications where a registered data path is necessary. All inputs have a 75k-ohm pulldown resistor internally. Differential inputs have an override clamp. Unused differential register inputs can be left open and will default LOW. When the differential inputs are forced to < V + 1.2 V, the clamp will override and force the output to a default state. When in the default state, and since the flip-flop is edge triggered, the output reaches a determined, but not predicted, valid state. The positive transition of CLK pin 4 will latch the registers. Master Reset MR HIGH will asynchronously reset all registers forcing Q outputs to go LOW.The 100 Series contains temperature compensation.

Features

---

 |

.
450 ps Typical Propagation Delay
.
Maximum Frequency > 3.0 GHz Typical
.
Asynchronous Master Reset
.
20 ps Skew Within Device, 35 ps Skew Device-To-Device
.
PECL Mode Operating Range: VCC = 3.0 V to 5.5 V with VEE = 0 V
.
NECL Mode Operating Range: VCC = 0 V with VEE = -3.0 V to -5.5 V
.
Open Input Default State
.
Safety Clamp on Inputs
.
Pb-Free Packages are Available
MC10EP451中文资料参数规格
符合标准

RoHS标准 RoHS Compliant

数据手册

在线购买MC10EP451
型号: MC10EP451
制造商: ON Semiconductor 安森美
描述:3.3V / 5VECL 6位差分寄存器与主复位 3.3V / 5VECL 6-Bit Differential Register with Master Reset

 锐单商城 - 一站式电子元器件采购平台  

 深圳锐单电子有限公司