MC100EP131

MC100EP131概述

3.3V / 5V ECL四D触发器与设置,复位和差分时钟 3.3V / 5V ECL Quad D Flip-Flop with Set, Reset, and Differential Clock

The MC10EP131 is a Quad Master-slaved D flip-flop with common set and separate resets. The device is an expansion of the E131 with differential common clock and individual clock enables. With AC performance faster than the E131 device, the EP131 is ideal for applications requiring the fastest AC performance available.Each flip-flop may be clocked separately by holding Common Clock Cbar HIGH, then using the Clock Enable inputs for clocking CCommon clocking is achieved by holding the Cbar inputs HIGH while using the differential common clock C to clock all four flip-flops. When left floating open, any differential input will disable operation due to input pulldown resistors forcing an output default state.Individual asynchronous resets R and an asynchronous set SET are provided.Data enters the master when both C are LOW, and transfers to the slave when either CThe 100 Series contains temperature compensation.

Features

---

 |

.
460ps Typical Propagation Delay
.
Maximum Frequency > 3 GHz Typical
.
Differential Individual and Common Clocks
.
Individual Asynchronous Resets
.
Asynchronous Set
.
PECL Mode Operating Range: VCC = 3.0 V to 5.5 V with VEE = 0 V
.
NECL Mode Operating Range: VCC = 0 V with VEE = -3.0 V to -5.5 V
.
Open Input Default State
.
Safety Clamp on Inputs
.
Q Output will default LOW with inputs open or at VEE
.
Pb-Free Packages are Available
MC100EP131中文资料参数规格
其他

产品生命周期 Unknown

制造应用 High Performance Logic for test systems

符合标准

RoHS标准 RoHS Compliant

数据手册

在线购买MC100EP131
型号: MC100EP131
制造商: ON Semiconductor 安森美
描述:3.3V / 5V ECL四D触发器与设置,复位和差分时钟 3.3V / 5V ECL Quad D Flip-Flop with Set, Reset, and Differential Clock

锐单商城 - 一站式电子元器件采购平台