IC ZERO DELAY CLOCK BUFF 16SOIC
Description
The PI6C2408 is a PLL-based, zero-delay buffer, with the ability to distribute eight outputs of up to 140 MHz at 3.3 V. Two banks of four outputs exist, and, depending on product option ordered, can supply either reference frequency, prescaled half frequency, or multiplied 2x or 4x input clock frequencies. The PI6C2408 family has a power-sparing feature: when input SEL2 is 0, the component will 3-state one or both banks of outputs depending on the state of input SEL1. A PLL bypass test mode also exists. This product line is available in high-drive and industrial environment versions.
Features
•Maximum rated frequency: 140 MHz
•Low cycle-to-cycle jitter
•Input to output delay, less than 150ps
•External feedback pin allows outputs to be synchronized to the clock input
•5V tolerant input
•Operates at 3.3V VDD
•Test mode allows bypass of the PLL for system testing purposes e.g., IBIS measurements
•Clock frequency multipliers ½x to 4x dependent on option
•Packaging Pb-free and Green available:
-16-pin, 150-mil SOIC W
-16-pin 173-mil TSSOP L
型号/品牌 | 代替类型 | 替代型号对比 |
---|---|---|
PI6C2408-1HWE Pericom Semiconductor 百利通 | 当前型号 | 当前型号 |
CY2308SXC-1 赛普拉斯 | 类似代替 | PI6C2408-1HWE和CY2308SXC-1的区别 |
CY2309SXI-1H 赛普拉斯 | 类似代替 | PI6C2408-1HWE和CY2309SXI-1H的区别 |
CY2308SXC-1H 赛普拉斯 | 类似代替 | PI6C2408-1HWE和CY2308SXC-1H的区别 |