PCA9515AD,118

PCA9515AD,118图片1
PCA9515AD,118图片2
PCA9515AD,118图片3
PCA9515AD,118图片4
PCA9515AD,118图片5
PCA9515AD,118图片6
PCA9515AD,118图片7
PCA9515AD,118图片8
PCA9515AD,118图片9
PCA9515AD,118图片10
PCA9515AD,118图片11
PCA9515AD,118图片12
PCA9515AD,118概述

PCA9515A 系列 3.6 V 2 通道 双向 缓冲器 I2C 总线 中继器 - SOIC - 8

Overview

The PCA9515A is a CMOS integrated circuit intended for application in I²C-bus and SMBus systems.

While retaining all the operating modes and features of the I²C-bus system, it permits extension of the I²C-bus by buffering both the data SDA and the clock SCL lines, thus enabling two buses of 400 pF.

The I²C-bus capacitance limit of 400 pF restricts the number of devices and bus length. Using the PCA9515A enables the system designer to isolate two halves of a bus, thus more devices or longer length can be accommodated. It can also be used to run two buses, one at 5 V and the other at 3.3 V or a 400 kHz and 100 kHz bus, where the 100 kHz bus is isolated when 400 kHz operation of the other is required.

** **Two or more** PCA9515A**s cannot be put in series** **. The PCA9515A design does not allow this configuration. Since there is no direction pin, slightly different "legal" low voltage levels are used to avoid lock-up conditions between the input and the output. A "regular LOW" applied at the input of a PCA9515A will be propagated as a "buffered LOW" with a slightly higher value. When this "buffered LOW" is applied to another PCA9515A, PCA9516A or PCA9518/A in series, the second PCA9515A, PCA9516A or PCA9518/A will not recognize it as a "regular LOW" and will not propagate it as a "buffered LOW" again. The PCA9510/A, PCA9511/A, PCA9512/A, PCA9513/A, PCA9514/A cannot be used in series with the PCA9515A, PCA9516A or PCA9518/A, but can be used in series with themselves since they use shifting instead of static offsets to avoid lock-up conditions.

The output pull-down of each internal buffer is set for approximately 0.5 V, while the input threshold of each internal buffer is set about 0.07 V lower, when the output is internally driven LOW. This prevents a lock-up condition from occurring.

MoreLess

## Features

* 2-channel, bidirectional buffer

* I²C-bus and SMBus compatible

* Active HIGH repeater enable input

* Open-drain input/outputs

* Lock-up free operation

* Supports arbitration and clock stretching across the repeater

* Accommodates Standard-mode and Fast-mode I²C-bus devices and multiple masters

* Powered-off high-impedance I²C-bus pins

* Operating supply voltage range of 2.3 V to 3.6 V

* 5.5 V tolerant I²C-bus and enable pins

* 0 Hz to 400 kHz clock frequency the maximum system operating frequency may be less than 400 kHz because of the delays added by the repeater

* ESD protection exceeds 2000 V HBM per JESD22-A114 and 1000 V CDM per JESD22-C101

* Latch-up testing is done to JEDEC Standard JESD78 which exceeds 100 mA

* Packages offered: SO8, TSSOP8 MSOP8, HWSON8

## Features

PCA9515AD,118中文资料参数规格
技术参数

电源电压DC 2.30V min

供电电流 800 µA

通道数 1

针脚数 8

耗散功率 100 mW

输入电容 6 pF

工作温度Max 85 ℃

工作温度Min -40 ℃

耗散功率Max 100 mW

电源电压 2.3V ~ 3.6V

电源电压Max 3.6 V

电源电压Min 2.3 V

封装参数

安装方式 Surface Mount

引脚数 8

封装 SOIC-8

外形尺寸

封装 SOIC-8

物理参数

重量 69.96037799999999 mg

工作温度 -40℃ ~ 85℃

其他

产品生命周期 Active

包装方式 Tape & Reel TR

制造应用 I²C

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

REACH SVHC版本 2015/12/17

海关信息

ECCN代码 EAR99

数据手册

在线购买PCA9515AD,118
型号: PCA9515AD,118
制造商: NXP 恩智浦
描述:PCA9515A 系列 3.6 V 2 通道 双向 缓冲器 I2C 总线 中继器 - SOIC - 8
替代型号PCA9515AD,118
型号/品牌 代替类型 替代型号对比

PCA9515AD,118

NXP 恩智浦

当前型号

当前型号

PCA9515ADP,118

恩智浦

完全替代

PCA9515AD,118和PCA9515ADP,118的区别

PCA9515AD,112

恩智浦

完全替代

PCA9515AD,118和PCA9515AD,112的区别

PCA9515D,112

恩智浦

类似代替

PCA9515AD,118和PCA9515D,112的区别

锐单商城 - 一站式电子元器件采购平台