浮点数字信号处理器 FLOATING-POINT DIGITAL SIGNAL PROCESSORS
The 320C6713/13B floating-point digital signal processor is based on the C67x CPU. The CPU fetches advanced very-long instruction words VLIW 256 bits wide to supply up to eight 32-bit instructions to the eight functional units during every clock cycle. The VLIW architecture features controls by which all eight units do not have to be supplied with instructions if they are not ready to execute. The first bit of every 32-bit instruction determines if the next instruction belongs to the same execute packet as the previous instruction, or whether it should be executed in the following clock as a part of the next execute packet. Fetch packets are always 256 bits wide; however, the execute packets can vary in size. The variable-length execute packets are a key memory-saving feature, distinguishing the C67x CPU from other VLIW architectures.
型号/品牌 | 代替类型 | 替代型号对比 |
---|---|---|
SM32C6713BGDPS20EP TI 德州仪器 | 当前型号 | 当前型号 |
V62/04603-03XA 德州仪器 | 类似代替 | SM32C6713BGDPS20EP和V62/04603-03XA的区别 |