SN74LVCH16646ADL

SN74LVCH16646ADL图片1
SN74LVCH16646ADL图片2
SN74LVCH16646ADL图片3
SN74LVCH16646ADL图片4
SN74LVCH16646ADL图片5
SN74LVCH16646ADL图片6
SN74LVCH16646ADL图片7
SN74LVCH16646ADL图片8
SN74LVCH16646ADL图片9
SN74LVCH16646ADL图片10
SN74LVCH16646ADL图片11
SN74LVCH16646ADL图片12
SN74LVCH16646ADL概述

16位总线收发器和寄存器具有三态输出 16-BIT BUS TRANSCEIVER AND REGISTER WITH 3-STATE OUTPUTS

This 16-bit bus transceiver and register is designed for 1.65-V to 3.6-V VCC operation.

The SN74LVCH16646A can be used as two 8-bit transceivers or one 16-bit transceiver. The device consists of bus transceiver circuits, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal registers.

Data on the A or B bus is clocked into the registers on the low-to-high transition of the appropriate clock CLKAB or CLKBA input. Figure 1 illustrates the four fundamental bus-management functions that can be performed with the SN74LVCH16646A.

Output-enable OE\ and direction-control DIR inputs control the transceiver functions. In the transceiver mode, data present at the high-impedance port can be stored in either register or in both. The select-control SAB and SBA inputs can multiplex stored and real-time transparent mode data. The circuitry used for select control eliminates the typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data. DIR determines which bus receives data when OE\ is low. In the isolation mode OE\ high, A data can be stored in one register and/or B data can be stored in the other register.

This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

When an output function is disabled, the input function is still enabled and can be used to store and transmit data. Only one of the two buses, A or B, can be driven at a time.

Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V/5-V system environment.

To ensure the high-impedance state during power up or power down, OE\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.

SN74LVCH16646ADL中文资料参数规格
技术参数

电源电压DC 2.00V ~ 3.60V

输出接口数 16

电路数 2

位数 16

电压波节 3.30 V, 2.70 V, 2.50 V, 1.80 V

工作温度Max 85 ℃

工作温度Min -40 ℃

电源电压 1.65V ~ 3.6V

封装参数

安装方式 Surface Mount

引脚数 56

封装 SSOP-56

外形尺寸

长度 18.41 mm

宽度 7.49 mm

高度 2.59 mm

封装 SSOP-56

物理参数

工作温度 -40℃ ~ 85℃

其他

产品生命周期 Active

包装方式 Tube

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

REACH SVHC标准 No SVHC

数据手册

SN74LVCH16646ADL引脚图与封装图
SN74LVCH16646ADL引脚图
SN74LVCH16646ADL封装焊盘图
在线购买SN74LVCH16646ADL
型号: SN74LVCH16646ADL
制造商: TI 德州仪器
描述:16位总线收发器和寄存器具有三态输出 16-BIT BUS TRANSCEIVER AND REGISTER WITH 3-STATE OUTPUTS
替代型号SN74LVCH16646ADL
型号/品牌 代替类型 替代型号对比

SN74LVCH16646ADL

TI 德州仪器

当前型号

当前型号

SN74LVC16646ADL

德州仪器

类似代替

SN74LVCH16646ADL和SN74LVC16646ADL的区别

SN74LVC16646ADLR

德州仪器

类似代替

SN74LVCH16646ADL和SN74LVC16646ADLR的区别

锐单商城 - 一站式电子元器件采购平台