SN74GTLP1395DWR

SN74GTLP1395DWR图片1
SN74GTLP1395DWR图片2
SN74GTLP1395DWR图片3
SN74GTLP1395DWR图片4
SN74GTLP1395DWR图片5
SN74GTLP1395DWR图片6
SN74GTLP1395DWR图片7
SN74GTLP1395DWR图片8
SN74GTLP1395DWR图片9
SN74GTLP1395DWR概述

剖分LVTTL端口,反馈路径和可选极性的两个1位LVTTL至GTLP可调节边沿速率总线收发器 TWO 1-BIT LVTTL-TO-GTLP ADJUSTABLE-EDGE-RATE BUS TRANSCEIVERS WITH SPLIT LVTTL PORT, FEEDBACK PATH, AND SELECTABLE POLARITY

The SN74GTLP1395 is two 1-bit, high-drive, 3-wire bus transceivers that provide LVTTL-to-GTLP and GTLP-to-LVTTL signal-level translation for applications, such as primary and secondary clocks, that require individual output-enable and true/complement controls. The device allows for transparent and inverted transparent modes of data transfer with separate LVTTL input and LVTTL output pins, which provide a feedback path for control and diagnostics monitoring. The device provides a high-speed interface between cards operating at LVTTL logic levels and a backplane operating at GTLP signal levels and is designed especially to work with the Texas Instruments 3.3-V 1394 backplane physical-layer controller. High-speed about three times faster than standard LVTTL or TTL backplane operation is a direct result of GTLP reduced output swing <1 V, reduced input threshold levels, improved differential input, OEC™ circuitry, and -OPC™ circuitry. Improved GTLP OEC and TI-OPC circuitry minimizes bus settling time, and have been designed and tested using several backplane models. The high drive allows incident-wave switching in heavily loaded backplanes, with equivalent load impedance down to 11 .

GTLP is the Texas Instruments derivative of the Gunning Transceiver Logic GTL JEDEC standard JESD 8-3. The ac specification of the SN74GTLP1395 is given only at the preferred higher noise margin GTLP, but the user has the flexibility of using this device at either GTL VTT = 1.2 V and VREF = 0.8 V or GTLP VTT = 1.5 V and VREF = 1 V signal levels. For information on using GTLP devices in FB+/BTL applications, refer to TI application reports, _Texas Instruments GTLP Frequently Asked Questions_, literature number SCEA019, and _GTLP in BTL Applications_, literature number SCEA017.

Normally, the B port operates at GTLP signal levels. The A-port and control inputs operate at LVTTL logic levels, but are 5-V tolerant and are compatible with TTL or 5-V CMOS devices. VREF is the B-port differential input reference voltage.

This device is fully specified for live-insertion applications using Ioff, power-up 3-state, and BIAS VCC. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict. The BIAS VCC circuitry precharges and preconditions the B-port input/output connections, preventing disturbance of active data on the backplane during card insertion or removal, and permits true live-insertion capability.

This GTLP device features TI-OPC circuitry, which actively limits the overshoot caused by improperly terminated backplanes, unevenly distributed cards, or empty slots during low-to-high signal transitions. This improves signal integrity, which allows adequate noise margin to be maintained at higher frequencies.

High-drive GTLP backplane interface devices feature adjustable edge-rate control ERC. Changing the ERC input voltage between low and high adjusts the B-port output rise and fall times.This allows the designer to optimize system data-transfer rate and signal integrity to the backplane load.

When VCC is between 0 and 1.5 V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V, the output-enable OE\\\\ input should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

SN74GTLP1395DWR中文资料参数规格
技术参数

电源电压DC 3.30 V

输出电流 100 mA

电路数 2

位数 2

电压波节 3.30 V

静态电流 20.0 mA

输出通道数 1

电源电压 3.15V ~ 3.45V

封装参数

安装方式 Surface Mount

引脚数 20

封装 SOIC-20

外形尺寸

封装 SOIC-20

物理参数

工作温度 -40℃ ~ 85℃

其他

产品生命周期 Active

包装方式 Cut Tape CT

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

数据手册

SN74GTLP1395DWR引脚图与封装图
SN74GTLP1395DWR引脚图
SN74GTLP1395DWR封装图
SN74GTLP1395DWR封装焊盘图
在线购买SN74GTLP1395DWR
型号: SN74GTLP1395DWR
制造商: TI 德州仪器
描述:剖分LVTTL端口,反馈路径和可选极性的两个1位LVTTL至GTLP可调节边沿速率总线收发器 TWO 1-BIT LVTTL-TO-GTLP ADJUSTABLE-EDGE-RATE BUS TRANSCEIVERS WITH SPLIT LVTTL PORT, FEEDBACK PATH, AND SELECTABLE POLARITY
替代型号SN74GTLP1395DWR
型号/品牌 代替类型 替代型号对比

SN74GTLP1395DWR

TI 德州仪器

当前型号

当前型号

SN74GTLP1395DW

德州仪器

完全替代

SN74GTLP1395DWR和SN74GTLP1395DW的区别

SN74GTLP1395DWE4

德州仪器

完全替代

SN74GTLP1395DWR和SN74GTLP1395DWE4的区别

SN74GTLP1395DWG4

德州仪器

完全替代

SN74GTLP1395DWR和SN74GTLP1395DWG4的区别

锐单商城 - 一站式电子元器件采购平台