SN74ALVCH32973KR

SN74ALVCH32973KR图片1
SN74ALVCH32973KR图片2
SN74ALVCH32973KR图片3
SN74ALVCH32973KR图片4
SN74ALVCH32973KR图片5
SN74ALVCH32973KR图片6
SN74ALVCH32973KR图片7
SN74ALVCH32973KR图片8
SN74ALVCH32973KR图片9
SN74ALVCH32973KR图片10
SN74ALVCH32973KR图片11
SN74ALVCH32973KR图片12
SN74ALVCH32973KR概述

TEXAS INSTRUMENTS  SN74ALVCH32973KR  芯片, 非反相收发器, LFBGA-96

This device contains eight independent noninverting buffers and a 16-bit noninverting bus transceiver and D-type latch, designed for 1.65-V to 3.6-V VCC operation.

The SN74ALVCH32973 is particularly suitable for demultiplexing an address/data bus into a dedicated address bus and dedicated data bus. The device is used where there is asynchronous bidirectional communication between the A and B data bus, and the address signals are latched and buffered on the Q bus. The control-function implementation minimizes external timing requirements.

This device can be used as one 8-bit buffer, two 8-bit transceivers, and two 8-bit latches or one 8-bit buffer, one 16-bit transceiver, and one 16-bit latch. It allows data transmission from the A bus to the B bus or from the B bus to the A bus, depending on the logic level at the direction-control DIR input. The transceiver output-enable TOE\ input can be used to disable the transceivers so that the A and B buses effectively are isolated.

When the latch-enable LE input is high, the Q outputs follow the data A inputs. When LE is taken low, the Q outputs are latched at the levels set up at the A inputs. The latch output-enable LOE\ input can be used to place the nine Q outputs in either a normal logic state high or low logic level or the high-impedance state. In the high-impedance state, the Q outputs neither drive nor load the bus lines significantly. LOE\ does not affect internal operations of the latch. Old data can be retained or new data can be entered while the Q outputs are in the high-impedance state.

To ensure the high-impedance state during power up or power down, LOE\ and TOE\ should be tied to VCC through pullup resistors; the minimum values of the resistors are determined by the current-sinking capability of the drivers.

The eight independent noninverting buffers perform the Boolean function Y = D, and are independent of the state of DIR, TOE\, LE, and LOE\\\\.

The A and B I/Os, and D inputs have bus-hold circuitry. Active bus-hold circuitry holds unused or undriven data inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.

SN74ALVCH32973KR中文资料参数规格
技术参数

电源电压DC 1.65V ~ 3.60V

输出接口数 40

电路数 2

通道数 16

针脚数 96

位数 16

传送延迟时间 3.00 ns

静态电流 60.0 µA

输出电流驱动 -1.00 mA

工作温度Max 85 ℃

工作温度Min -40 ℃

电源电压 1.65V ~ 3.6V

电源电压Max 3.6 V

电源电压Min 1.65 V

封装参数

安装方式 Surface Mount

引脚数 96

封装 BGA-96

外形尺寸

高度 0.95 mm

封装 BGA-96

物理参数

工作温度 -40℃ ~ 85℃ TA

其他

产品生命周期 Active

包装方式 Tape & Reel TR

符合标准

RoHS标准 Non-Compliant

含铅标准 Contains Lead

REACH SVHC版本 2015/06/15

海关信息

ECCN代码 EAR99

香港进出口证 NLR

数据手册

SN74ALVCH32973KR引脚图与封装图
SN74ALVCH32973KR引脚图
SN74ALVCH32973KR封装图
SN74ALVCH32973KR封装焊盘图
在线购买SN74ALVCH32973KR
型号: SN74ALVCH32973KR
制造商: TI 德州仪器
描述:TEXAS INSTRUMENTS  SN74ALVCH32973KR  芯片, 非反相收发器, LFBGA-96
替代型号SN74ALVCH32973KR
型号/品牌 代替类型 替代型号对比

SN74ALVCH32973KR

TI 德州仪器

当前型号

当前型号

74ALVCH32973ZKER

德州仪器

完全替代

SN74ALVCH32973KR和74ALVCH32973ZKER的区别

锐单商城 - 一站式电子元器件采购平台