SN74AVC16646DGVR

SN74AVC16646DGVR图片1
SN74AVC16646DGVR图片2
SN74AVC16646DGVR图片3
SN74AVC16646DGVR图片4
SN74AVC16646DGVR图片5
SN74AVC16646DGVR图片6
SN74AVC16646DGVR图片7
SN74AVC16646DGVR图片8
SN74AVC16646DGVR图片9
SN74AVC16646DGVR图片10
SN74AVC16646DGVR概述

16位总线收发器和寄存器具有三态输出 16-BIT BUS TRANSCEIVER AND REGISTER WITH 3-STATE OUTPUTS

A Dynamic Output Control DOC circuit is implemented, which, during the transition, initially lowers the output impedance to effectively drive the load and, subsequently, raises the impedance to reduce noise. Figure 1 shows typical VOL vs IOL and VOH vs IOH curves to illustrate the output impedance and drive capability of the circuit. At the beginning of the signal transition, the DOC circuit provides a maximum dynamic drive that is equivalent to a high-drive standard-output device. For more information, refer to the application reports, _AVC Logic Family Technology and Applications_, literature number SCEA006, and _Dynamic Output Control DOC_
.
*__**TM_ Circuitry Technology and Applications_, literature number SCEA009.

This 16-bit bus transceiver and register is operational at 1.2-V to 3.6-V VCC, but is designed specifically for 1.65-V to 3.6-V VCC operation.

The SN74AVC16646 can be used as two 8-bit transceivers or one 16-bit transceiver. Data on the A or B bus is clocked into the registers on the low-to-high transition of the appropriate clock CLKAB or CLKBA input. Figure 2 illustrates the four fundamental bus-management functions that can be performed with the SN74AVC16646.

Output-enable OE\\\\ and direction-control DIR inputs are provided to control the transceiver functions. In the transceiver mode, data present at the high-impedance port may be stored in either register or in both. The select-control SAB and SBA inputs can multiplex stored and real-time transparent mode data.

The circuitry used for select control eliminates the typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data. DIR determines which bus receives data when OE\ is low. In the isolation mode OE\ high, A data may be stored in one register and/or B data may be stored in the other register.

When an output function is disabled, the input function is still enabled and may be used to store and transmit data. Only one of the two buses, A or B, can be driven at a time.

To ensure the high-impedance state during power up or power down, OE\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

The SN74AVC16646 is characterized for operation from -40°C to 85°C. View datasheet View product folder

SN74AVC16646DGVR中文资料参数规格
技术参数

电源电压DC 1.20V ~ 3.60V

输出接口数 16

电路数 2

通道数 16

位数 16

传送延迟时间 10.0 ns

电压波节 3.30 V, 2.50 V, 1.80 V, 1.50 V, 1.20 V

耗散功率 120 mW

输出电流驱动 -1.00 mA

工作温度Max 85 ℃

工作温度Min -40 ℃

电源电压 1.2V ~ 3.6V

电源电压Max 3.6 V

电源电压Min 1.2 V

封装参数

安装方式 Surface Mount

引脚数 56

封装 TVSOP-56

外形尺寸

长度 11.3 mm

宽度 4.4 mm

高度 1.05 mm

封装 TVSOP-56

物理参数

工作温度 -40℃ ~ 85℃

其他

产品生命周期 Active

包装方式 Tape & Reel TR

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

海关信息

ECCN代码 EAR99

数据手册

SN74AVC16646DGVR引脚图与封装图
SN74AVC16646DGVR引脚图
在线购买SN74AVC16646DGVR
型号: SN74AVC16646DGVR
制造商: TI 德州仪器
描述:16位总线收发器和寄存器具有三态输出 16-BIT BUS TRANSCEIVER AND REGISTER WITH 3-STATE OUTPUTS
替代型号SN74AVC16646DGVR
型号/品牌 代替类型 替代型号对比

SN74AVC16646DGVR

TI 德州仪器

当前型号

当前型号

SN74AVC16646DGGR

德州仪器

完全替代

SN74AVC16646DGVR和SN74AVC16646DGGR的区别

74AVC16646DGGRE4

德州仪器

完全替代

SN74AVC16646DGVR和74AVC16646DGGRE4的区别

74AVC16646DGGRG4

德州仪器

完全替代

SN74AVC16646DGVR和74AVC16646DGGRG4的区别

锐单商城 - 一站式电子元器件采购平台