微分翻译/中继器 DIFFERENTIAL TRANSLATOR/REPEATER
DESCRIPON
The SN65LVDS100, SN65LVDT100, SN65LVDS101, and SN65LVDT101 are a high-speed differential receiver and driver connected as a repeater. The receiver accepts low-voltage differential signaling
LVDS, positive-emitter-coupled logic PECL, or current-mode logic CML input signals at rates up to 2
Gbps and repeats it as either an LVDS or PECL output signal. The signal path through the device is
differential for low radiated emissions and minimal added jitter.
FEATURES
• Designed for Signaling Rates1 ≥ 2 Gbps
• Total Jitter < 65 ps
• Low-Power Alternative for the MC100EP16
• Low 100 ps Max Part-To-Part Skew
• 25 mV of Receiver Input Threshold Hysteresis Over 0-V to 4-V Common-Mode Range
• Inputs Electrically Compatible With LVPECL, CML, and LVDS Signal Levels
• 3.3-V Supply Operation
• LVDT Integrates 110-Ω Terminating Resistor
• Offered in SOIC and MSOP
APPLICATIONS
• 622 MHz Central Office Clock Distribution
• High-Speed Network Routing
• Wireless Basestations
• Low Jitter Clock Repeater
• Serdes LVPECL Output to FPGA LVDS Input Translator
电源电压DC 3.00V min
输出电流 12.0 µA
供电电流 25 mA
通道数 1
耗散功率 481 W
输入电容 .6 pF
输入电流Min 66 μA
工作温度Max 85 ℃
工作温度Min -40 ℃
耗散功率Max 481 mW
电源电压 3V ~ 3.6V
安装方式 Surface Mount
引脚数 8
封装 SOIC-8
封装 SOIC-8
工作温度 -40℃ ~ 85℃
产品生命周期 Active
包装方式 Tape & Reel TR
制造应用 -
RoHS标准 RoHS Compliant
含铅标准 Lead Free
香港进出口证 NLR
型号/品牌 | 代替类型 | 替代型号对比 |
---|---|---|
SN65LVDS100DRG4 TI 德州仪器 | 当前型号 | 当前型号 |
SN65LVDS100D 德州仪器 | 类似代替 | SN65LVDS100DRG4和SN65LVDS100D的区别 |