SN75LVDS83BDGGR

SN75LVDS83BDGGR图片1
SN75LVDS83BDGGR图片2
SN75LVDS83BDGGR图片3
SN75LVDS83BDGGR图片4
SN75LVDS83BDGGR图片5
SN75LVDS83BDGGR图片6
SN75LVDS83BDGGR图片7
SN75LVDS83BDGGR图片8
SN75LVDS83BDGGR图片9
SN75LVDS83BDGGR图片10
SN75LVDS83BDGGR图片11
SN75LVDS83BDGGR概述

TEXAS INSTRUMENTS  SN75LVDS83BDGGR  专用接口, FlatLink™, 数字图像框架, LCD显示板驱动器, UMPC和上网本, 3 V, 3.6 V, TSSOP, 56 引脚 新

The SN75LVDS83B FlatLink™ transmitter contains four 7-bit parallel-load serial-out shift registers, a 7X clock synthesizer, and five Low-Voltage Differential Signaling LVDS line drivers in a single integrated circuit. These functions allow 28 bits of single-ended LVTTL data to be synchronously transmitted over five balanced-pair conductors for receipt by a compatible receiver, such as the SN75LVDS82 and LCD panels with integrated LVDS receiver.

When transmitting, data bits D0 through D27 are each loaded into registers upon the edge of the input clock signal CLKIN. The rising or falling edge of the clock can be selected via the clock select CLKSEL pin. The frequency of CLKIN is multiplied seven times, and then used to unload the data registers in 7-bit slices and serially. The four serial streams and a phase-locked clock CLKOUT are then output to LVDS output drivers. The frequency of CLKOUT is the same as the input clock, CLKIN.

The SN75LVDS83B requires no external components and little or no control. The data bus appears the same at the input to the transmitter and output of the receiver with the data transmission transparent to the users. The only user intervention is selecting a clock rising edge by inputting a high level to CLKSEL or a falling edge with a low-level input, and the possible use of the Shutdown/Clear SHTDN. SHTDN is an active-low input to inhibit the clock, and shut off the LVDS output drivers for lower power consumption. A low-level on this signal clears all internal registers to a low-level.

The SN75LVDS83B is characterized for operation over ambient air temperatures of –10°C to 70°C.

Alternative device option: The SN75LVDS83A SLLS980 is an alternative to the SN75LVDS83B for clock frequency range of 10MHz-100MHz only. The SN75LVDS83A is available in the TSSOP package option only.

SN75LVDS83BDGGR中文资料参数规格
技术参数

电源电压DC 3.00V min

针脚数 56

耗散功率 1730 W

输入电流Min 25 µA

工作温度Max 70 ℃

工作温度Min -10 ℃

耗散功率Max 1730 mW

电源电压 3V ~ 3.6V

电源电压Max 3.6 V

电源电压Min 3 V

封装参数

安装方式 Surface Mount

引脚数 56

封装 TSSOP-56

外形尺寸

封装 TSSOP-56

物理参数

工作温度 -10℃ ~ 70℃

其他

产品生命周期 Active

包装方式 Tape & Reel TR

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

REACH SVHC版本 2015/06/15

海关信息

ECCN代码 EAR99

香港进出口证 NLR

数据手册

SN75LVDS83BDGGR引脚图与封装图
SN75LVDS83BDGGR引脚图
SN75LVDS83BDGGR封装焊盘图
在线购买SN75LVDS83BDGGR
型号: SN75LVDS83BDGGR
制造商: TI 德州仪器
描述:TEXAS INSTRUMENTS  SN75LVDS83BDGGR  专用接口, FlatLink™, 数字图像框架, LCD显示板驱动器, UMPC和上网本, 3 V, 3.6 V, TSSOP, 56 引脚 新
替代型号SN75LVDS83BDGGR
型号/品牌 代替类型 替代型号对比

SN75LVDS83BDGGR

TI 德州仪器

当前型号

当前型号

SN75LVDS83BDGG

德州仪器

完全替代

SN75LVDS83BDGGR和SN75LVDS83BDGG的区别

SN75LVDS83ADGG

德州仪器

完全替代

SN75LVDS83BDGGR和SN75LVDS83ADGG的区别

SN75LVDS83ADGGR

德州仪器

完全替代

SN75LVDS83BDGGR和SN75LVDS83ADGGR的区别

锐单商城 - 一站式电子元器件采购平台