LVDS SerDes接收 LVDS SERDES RECEIVER
DESCRIPON
The SN65LVDS96 LVDS serdes serializer/deserializer receiver contains three serial-in 7-bit parallel-out shift registers, a 7× clock synthesizer, and four low-voltage differential signaling LVDS line receivers in a single integrated circuit. These functions allow receipt of synchronous data from a compatible transmitter, such asthe SN65LVDS95, over four balanced-pair conductors and expansion to 21 bits of single-ended LVTTL synchronous data at a lower transfer rate.
FEATURES
• 3:21 Data Channel Compression at up to 1.428 Gigabits/s Throughput
• Suited for Point-to-Point Subsystem Communication With Very Low EMI
• 3 Data Channels and Clock Low-Voltage Differential Channels in and 21 Data and Clock Low-Voltage TTL Channels Out
• Operates From a Single 3.3-V Supply and 250 mW Typ
• 5-V Tolerant SHTDN Input
• Rising Clock Edge Triggered Outputs
• Bus Pins Tolerate 4-kV HBM ESD
• Packaged in Thin Shrink Small-Outline Package With 20 Mil Terminal Pitch
• Consumes <1 mW When Disabled
• Wide Phase-Lock Input Frequency Range 20 MHz to 68 MHz
• No External Components Required for PLL
• Inputs Meet or Exceed the Requirements of ANSI EIA/TIA-644 Standard
• Industrial Temperature Qualified TA = –40°C to 85°C
• Replacement for the DS90CR216
电源电压DC 3.00V min
输出接口数 21
数据速率 1.43 Gbps
输入电压Max 0.1 V
输入电流Min 20 μA
输入数 3
工作温度Max 85 ℃
工作温度Min -40 ℃
电源电压 3V ~ 3.6V
安装方式 Surface Mount
引脚数 48
封装 TSSOP-48
长度 12.5 mm
宽度 6.1 mm
高度 1.15 mm
封装 TSSOP-48
工作温度 -40℃ ~ 85℃ TA
产品生命周期 Active
包装方式 Tape & Reel TR
RoHS标准 RoHS Compliant
含铅标准 Lead Free
型号/品牌 | 代替类型 | 替代型号对比 |
---|---|---|
SN65LVDS96DGGR TI 德州仪器 | 当前型号 | 当前型号 |
SN65LVDS96DGG 德州仪器 | 完全替代 | SN65LVDS96DGGR和SN65LVDS96DGG的区别 |
SN65LVDS96DGGRG4 德州仪器 | 完全替代 | SN65LVDS96DGGR和SN65LVDS96DGGRG4的区别 |
SN65LVDS96DGGG4 德州仪器 | 完全替代 | SN65LVDS96DGGR和SN65LVDS96DGGG4的区别 |