512× 18 1024× 18 2048× 18 , 4096 X 18的DSP -SYNC第一入先出存贮器 512 X 18, 1024 X 18, 2048 X 18, 4096 X 18 DSP-SYNC FIRST-IN, FIRST-OUT MEMORIES
The SN74V215, SN74V225, SN74V235, and SN74V245 are very high-speed, low-power CMOS clocked first-in first-out memories. They support clock frequencies up to 133 MHz and have read-access times as fast as 5 ns. These DSP-Sync FIFO memories feature read and write controls for use in applications such as DSP-to-processor communication, DSP-to-analog front end AFE buffering, network, video, and data communications.
These are synchronous FIFOs, which means each port employs a synchronous interface. All data transfers through a port are gated to the low-to-high transition of a continuous free-running port clock by enable signals. The continuous clocks for each port are independent of one another and can be asynchronous or coincident. The enables for each port are arranged to provide a simple interface between DSPs, microprocessors, and/or buses controlled by a synchronous interface. An output-enable OE\ input controls the 3-state output.
The synchronous FIFOs have two fixed flags, empty flag/output ready EF\/OR\\\\ and full flag/input ready FF\/IR\\\\, and two programmable flags, almost-empty PAE\ and almost-full PAF\\\\. The offset loading of the programmable flags is controlled by a simple state machine, and is initiated by asserting the load pin LD\\\\. A half-full flag HF\ is available when the FIFO is used in a single-device configuration.
Two timing modes of operation are possible with these devices: first-word fall-through FWFT mode and standard mode.
In FWFT mode, the first word written to an empty FIFO is clocked directly to the data output lines after three transitions of the RCLK signal. A read enable REN\ does not have to be asserted for accessing the first word.
In standard mode, the first word written to an empty FIFO does not appear on the data output lines unless a specific read operation is performed. A read operation, which consists of activating REN\ and enabling a rising RCLK edge, shifts the word from internal memory to the data output lines.
These devices are depth expandable, using a daisy-chain technique or FWFT mode. The XI\ and XO\ pins are used to expand the FIFOs. In depth-expansion configuration, first load FL\ is grounded on the first device and set to high for all other devices in the daisy chain.
The SN74V215, SN74V225, SN74V235, and SN74V245 are characterized for operation from 0°C to 70°C.
频率 100 MHz
电源电压DC 3.00V ~ 3.60V
供电电流 35 mA
时钟频率 100MHz max
电压波节 3.30 V
存取时间 6.5 ns
内存容量 9000 B
输出电流驱动 -250 µA
存取时间Max 6.5 ns
工作温度Max 70 ℃
工作温度Min 0 ℃
电源电压 3V ~ 3.6V
电源电压Max 3.6 V
电源电压Min 3 V
安装方式 Surface Mount
引脚数 64
封装 TQFP-64
封装 TQFP-64
工作温度 0℃ ~ 70℃
产品生命周期 Active
包装方式 Tray
RoHS标准 RoHS Compliant
含铅标准 Lead Free
REACH SVHC版本 2015/06/15
ECCN代码 EAR99
型号/品牌 | 代替类型 | 替代型号对比 |
---|---|---|
SN74V245-10PAG TI 德州仪器 | 当前型号 | 当前型号 |
CV245-10PAGG4 德州仪器 | 完全替代 | SN74V245-10PAG和CV245-10PAGG4的区别 |
CV245-7PAGG4 德州仪器 | 类似代替 | SN74V245-10PAG和CV245-7PAGG4的区别 |
CY7C4245-10ASXC 赛普拉斯 | 功能相似 | SN74V245-10PAG和CY7C4245-10ASXC的区别 |