









触发器 3.3V 20bit
This 20-bit flip-flop is designed specifically for 1.65-V to 3.6-V VCC operation.
The 20 flip-flops of the SN74ALVCH16721 are edge-triggered D-type flip-flops with qualified clock storage. On the positive transition of the clock CLK input, the device provides true data at the Q outputs if the clock-enable CLKEN\ input is low. If CLKEN\ is high, no data is stored.
A buffered output-enable OE\ input places the 20 outputs in either a normal logic state high or low or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without need for interface or pullup components. OE\ does not affect the internal operation of the flip-flops. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.
To ensure the high-impedance state during power up or power down, OE\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.
The SN74ALVCH16721 is characterized for operation from 40°C to 85°C.
频率 150 MHz
电源电压DC 1.65V ~ 3.60V
输出接口数 20
输出电流 24.0 mA
电路数 1
通道数 20
时钟频率 150 MHz
位数 20
传送延迟时间 4.30 ns
极性 Non-Inverting
电压波节 3.30 V, 2.70 V, 2.50 V, 1.80 V
输入电容 3.5 pF
输出电流驱动 -1.00 mA
输入数 20
工作温度Max 85 ℃
工作温度Min -40 ℃
电源电压 1.65V ~ 3.6V
电源电压Max 3.6 V
电源电压Min 1.65 V
安装方式 Surface Mount
引脚数 56
封装 SSOP-56
长度 18.41 mm
宽度 7.49 mm
高度 2.59 mm
封装 SSOP-56
工作温度 -40℃ ~ 85℃
产品生命周期 Active
包装方式 Tape & Reel TR
RoHS标准 RoHS Compliant
含铅标准 Lead Free


| 型号/品牌 | 代替类型 | 替代型号对比 |
|---|---|---|
SN74ALVCH16721DLR TI 德州仪器 | 当前型号 | 当前型号 |
SN74ALVCH16721DL 德州仪器 | 完全替代 | SN74ALVCH16721DLR和SN74ALVCH16721DL的区别 |