3.3V 10Bit Flip-Flop with Dual Outputs and 3-State Outputs 56-SSOP -40℃ to 85℃
This 10-bit flip-flop is designed for 1.65-V to 3.6-V VCC operation.
The flip-flops of the SN74ALVCH16820 are edge-triggered D-type flip-flops. On the positive transition of the clock CLK input, the device provides true data at the Q outputs.
A buffered output-enable OE\ input can be used to place the ten outputs in either a normal logic state high or low logic level or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without need for interface or pullup components.
OE\ input does not affect the internal operation of the flip-flops. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.
To ensure the high-impedance state during power up or power down, OE\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Active bus-hold circuitry is provided to hold unused or undriven inputs at a valid logic level. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.
频率 150 MHz
电源电压DC 1.65V ~ 3.60V
输出接口数 10
输出电流 24.0 mA
电路数 2
时钟频率 150 MHz
位数 10
传送延迟时间 4.50 ns
极性 Non-Inverting
电压波节 3.30 V, 2.70 V, 2.50 V, 1.80 V
输入电容 3.5 pF
输出电流驱动 -1.00 mA
工作温度Max 85 ℃
工作温度Min -40 ℃
电源电压 1.65V ~ 3.6V
电源电压Max 3.6 V
电源电压Min 1.65 V
安装方式 Surface Mount
引脚数 56
封装 SSOP-56
封装 SSOP-56
工作温度 -40℃ ~ 85℃ TA
产品生命周期 Active
包装方式 Tape & Reel TR
RoHS标准 RoHS Compliant
含铅标准 Lead Free
型号/品牌 | 代替类型 | 替代型号对比 |
---|---|---|
SN74ALVCH16820DLR TI 德州仪器 | 当前型号 | 当前型号 |
SN74ALVCH162820DL 德州仪器 | 类似代替 | SN74ALVCH16820DLR和SN74ALVCH162820DL的区别 |
SN74ALVCH162820DLR 德州仪器 | 类似代替 | SN74ALVCH16820DLR和SN74ALVCH162820DLR的区别 |
SN74ALVCH16820DL 德州仪器 | 类似代替 | SN74ALVCH16820DLR和SN74ALVCH16820DL的区别 |