SN65LVDS305

SN65LVDS305图片1
SN65LVDS305图片2
SN65LVDS305概述

可编程 27 位显示屏串行接口发送器

The serializer device converts 27 parallel data inputs to one sub-low-voltage differential signaling SubLVDS serial output. It loads a shift register with 24 pixel bits and 3 control bits from the parallel CMOS input interface. In addition to the 27 data bits, the device adds a parity bit and two reserved bits into a 30-bit data word. Each word is latched into the device by the pixel clock PCLK. The parity bit odd parity allows a receiver to detect single bit errors. The serial shift register is uploaded at 30 times the pixel-clock data rate. A copy of the pixel clock is output on a separate differential output.

FPC cabling typically interconnects the SN65LVDS305 with the display. Compared to parallel signaling, the SN65LVDS305 outputs reduce the EMI of the interconnect by over 20 dB.

The SN65LVDS305 supports three power modes shutdown, standby and active to conserve power. When transmitting, the PLL locks to the incoming pixel clock, PCLK, and generates an internal high-speed clock at the line rate of the data lines. The parallel data are latched on the rising or falling edge of PCLK, as selected by the external control signal CPOL. The serialized data is presented on the serial output, D, together with a recreated PCLK generated from the internal high-speed clock that is output on CLK. If PCLK stops, the device enters a standby mode to conserve power.

The parallel CMOS input bus offers a bus-swap feature. The SWAP terminal configures the input order of the pixel data to be either R[7:0]. G[7:0], B[7:0], VS, HS, DE or B[0:7]. G[0:7], R[0:7], VS, HS, DE. This gives a PCB designer the flexibility to better match the bus to the host controller pinout or to put the transmitter device on the top side or the bottom side of the PCB.

The TXEN input can be used to put the SN65LVDS305 in a shutdown mode. The SN65LVDS305 enters an active standby mode if the input clock, PCLK, stops. This minimizes power consumption without the need for controlling an external terminal. The SN65LVDS305 is characterized for operation over ambient air temperatures of -40°C to 85°C. All CMOS inputs offer failsafe to protect the input from damage during power up and to avoid current flow into the device inputs during power up. An input voltage of up to 2.165 V can be applied to all CMOS inputs while VDD is between 0 V and 1.65 V.

.
FlatLink™3G Serial-Interface Technology
.
Compatible With FlatLink3G Receivers Such as SN65LVDS306
.
Input Supports 24-bit RGB Video Mode Interface
.
24-Bit RGB Data, 3 Control Bits, 1 Parity Bit, and 2 Reserved Bits Transmitted Over One Differential Line
.
SubLVDS Differential Voltage Levels
.
Effective Data Throughput up to 405 Mbps
.
Three Operating Modes to Conserve Power
.
Active-Mode QVGA 17.4 mW Typical
.
Shutdown Mode 0.5 µA Typical
.
Bus Swap for Increased PCB Layout Flexibility
.
1.8-V Supply Voltage
.
ESD Rating > 2 kV HBM
.
Typical Application: Host-Controller to Display-Module Interface
.
Pixel Clock Range of 4 MHz-15 MHz
.
Failsafe on all CMOS Inputs
.
Packaging: 80-Terminal 5-mm × 5-mm µBGA®

FlatLink is a trademark of Texas Instruments.

µBGA is a registered trademark of Tessera, Inc.

SN65LVDS305中文资料参数规格
封装参数

封装 80BGA MICROSTAR JUNIOR

外形尺寸

封装 80BGA MICROSTAR JUNIOR

其他

产品生命周期 正在供货

数据手册

在线购买SN65LVDS305
型号: SN65LVDS305
制造商: TI 德州仪器
描述:可编程 27 位显示屏串行接口发送器
替代型号SN65LVDS305
型号/品牌 代替类型 替代型号对比

SN65LVDS305

TI 德州仪器

当前型号

当前型号

SN65LVDS301

德州仪器

功能相似

SN65LVDS305和SN65LVDS301的区别

SN65LVDS306

德州仪器

功能相似

SN65LVDS305和SN65LVDS306的区别

SN65LVDS303

德州仪器

功能相似

SN65LVDS305和SN65LVDS303的区别

锐单商城 - 一站式电子元器件采购平台