TMS320VC5410PGE100

TMS320VC5410PGE100图片1
TMS320VC5410PGE100图片2
TMS320VC5410PGE100图片3
TMS320VC5410PGE100图片4
TMS320VC5410PGE100图片5
TMS320VC5410PGE100图片6
TMS320VC5410PGE100图片7
TMS320VC5410PGE100图片8
TMS320VC5410PGE100图片9
TMS320VC5410PGE100图片10
TMS320VC5410PGE100图片11
TMS320VC5410PGE100概述

TMS320VC5410定点数字信号处理器 TMS320VC5410 Fixed-Point Digital Signal Processor

Introduction

This section describes the main features of the TMS320VC5410 digital signal processor DSP, lists the pin assignments, and describes the function of each pin. This data manual also provides a detailed description section, electrical specifications, parameter measurement information, and mechanical data about the available packaging.

Description

The TMS320VC5410 fixed-point, digital signal processor DSP hereafter referred to as the 5410 unless otherwise specified is based on an advanced modified Harvard architecture that has one program memory bus and three data memory buses. This processor provides an arithmetic logic unit ALU with a high degree of parallelism, application-specific hardware logic, on-chip memory, and additional on-chip peripherals. The basis of the operational flexibility and speed of this DSP is a highly specialized instruction set.

Features

• Advanced Multibus Architecture With Three Separate 16-Bit Data Memory Buses and One Program Memory Bus

• 40-Bit Arithmetic Logic Unit ALU Including a 40-Bit Barrel Shifter and Two Independent 40-Bit Accumulators

• 17- × 17-Bit Parallel Multiplier Coupled to a 40-Bit Dedicated Adder for Non-Pipelined Single-Cycle Multiply/Accumulate MAC Operation

• Compare, Select, and Store Unit CSSU for the Add/Compare Selection of the Viterbi Operator

• Exponent Encoder to Compute an Exponent Value of a 40-Bit Accumulator Value in a Single Cycle

• Two Address Generators With Eight Auxiliary Registers and Two Auxiliary Register Arithmetic Units ARAUs

• Data Bus With a Bus Holder Feature

• Extended Addressing Mode for 8M × 16-Bit Maximum Addressable External Program Space

• 64K x 16-Bit On-Chip RAM Composed of:

   -- Four Blocks of 2K × 16-Bit On-Chip Dual-Access Program/Data RAM

   -- Seven Blocks of 8K × 16-Bit On-Chip Single-Access Program/Data RAM

• 16K × 16-Bit On-Chip ROM Configured to Program Memory

• Single-Instruction-Repeat and Block-Repeat Operations for Program Code

• Block-Memory-Move Instructions for Better Program and Data Management

• Instructions With a 32-Bit Long Word Operand

• Instructions With Two- or Three-Operand Reads

• Arithmetic Instructions With Parallel Store and Parallel Load

• Conditional Store Instructions

• Fast Return From Interrupt

• On-Chip Peripherals

   -- Software-Programmable Wait-State Generator and Programmable Bank-Switching

   -- On-Chip Programmable Phase-Locked Loop PLL Clock Generator With Internal Oscillator or External Clock Source

   -- One 16-Bit Timer

   -- Six-Channel Direct Memory Access DMA Controller

   -- Three Multichannel Buffered Serial Ports McBSPs

   -- 8-Bit Enhanced Parallel Host-Port Interface HPI8

   -- Enhanced External Parallel Interface XIO2

• Power Consumption Control With IDLE1, IDLE2, and IDLE3 Instructions With Power-Down Modes

• CLKOUT Off Control to Disable CLKOUT

• On-Chip Scan-Based Emulation Logic, IEEE Std 1149.1† JTAG Boundary Scan Logic

• 144-Pin Low-Profile Quad Flatpack LQFP PGE Suffix

• 176-Ball MicroStar BGA™ GGW Suffix

• 10-ns Single-Cycle Fixed-Point Instruction Execution Time 100 MIPS

• 3.3-V I/O and 2.5-V Core Supply Voltages

TMS320VC5410PGE100中文资料参数规格
技术参数

频率 100 MHz

电源电压DC 2.40V min

时钟频率 100 MHz

RAM大小 128 KB

位数 16

工作温度Max 100 ℃

工作温度Min -40 ℃

封装参数

安装方式 Surface Mount

引脚数 144

封装 LQFP-144

外形尺寸

高度 1.45 mm

封装 LQFP-144

物理参数

工作温度 -40℃ ~ 100℃

其他

产品生命周期 Obsolete

包装方式 Tray

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

数据手册

TMS320VC5410PGE100引脚图与封装图
TMS320VC5410PGE100引脚图
TMS320VC5410PGE100封装图
TMS320VC5410PGE100封装焊盘图
在线购买TMS320VC5410PGE100
型号: TMS320VC5410PGE100
制造商: TI 德州仪器
描述:TMS320VC5410定点数字信号处理器 TMS320VC5410 Fixed-Point Digital Signal Processor

锐单商城 - 一站式电子元器件采购平台