TMS320VC5409PGE100

TMS320VC5409PGE100图片1
TMS320VC5409PGE100图片2
TMS320VC5409PGE100图片3
TMS320VC5409PGE100图片4
TMS320VC5409PGE100图片5
TMS320VC5409PGE100图片6
TMS320VC5409PGE100图片7
TMS320VC5409PGE100图片8
TMS320VC5409PGE100图片9
TMS320VC5409PGE100图片10
TMS320VC5409PGE100图片11
TMS320VC5409PGE100图片12
TMS320VC5409PGE100图片13
TMS320VC5409PGE100概述

TEXAS INSTRUMENTS  TMS320VC5409PGE100  芯片, 数字信号处理器DSP, 定点, 100MHz, 144TQFP

Introduction

The TMS320VC5409 fixed-point, digital signal processor DSP hereafter referred to as the 5409 unless otherwise specified is based on an advanced modified Harvard architecture that has one program memory bus and three data memory buses. This processor provides an arithmetic logic unit ALU with a high degree of parallelism, application-specific hardware logic, on-chip memory, and additional on-chip peripherals. The basis of the operational flexibility and speed of this DSP is a highly specialized instruction set.

TMS320VC5409 Features

• Advanced Multibus Architecture With Three Separate 16-Bit Data Memory Buses and One Program Memory Bus

• 40-Bit Arithmetic Logic Unit ALU, Including a 40-Bit Barrel Shifter and Two Independent 40-Bit Accumulators

• 17- × 17-Bit Parallel Multiplier Coupled to a 40-Bit Dedicated Adder for Non-Pipelined Single-Cycle Multiply/Accumulate MAC Operation

• Compare, Select, and Store Unit CSSU for the Add/Compare Selection of the Viterbi Operator

• Exponent Encoder to Compute an Exponent Value of a 40-Bit Accumulator Value in a Single Cycle

• Two Address Generators With Eight Auxiliary Registers and Two Auxiliary Register Arithmetic Units ARAUs

• Data Bus With a Bus-Holder Feature

• Extended Addressing Mode for 8M × 16-Bit Maximum Addressable External Program Space

• 16K x 16-Bit On-Chip ROM

• 32K x 16-Bit Dual-Access On-Chip RAM

• Single-Instruction-Repeat and Block-Repeat Operations for Program Code

• Block-Memory-Move Instructions for Better Program and Data Management

• Instructions With a 32-Bit Long Word Operand

• Instructions With Two- or Three-Operand Reads

• Arithmetic Instructions With Parallel Store and Parallel Load

• Conditional Store Instructions

• Fast Return From Interrupt

• On-Chip Peripherals

   − Software-Programmable Wait-State Generator and Programmable Bank Switching

   − On-Chip Phase-Locked Loop PLL Clock Generator With Internal Oscillator or External Clock Source

   − Three Multichannel Buffered Serial Ports McBSPs

   − Enhanced 8-Bit Parallel Host-Port Interface With 16-Bit Data/Addressing

   − One 16-Bit Timer

   − Six-Channel Direct Memory Access DMA Controller

• Power Consumption Control With IDLE1, IDLE2, and IDLE3 Instructions With Power-Down Modes

• CLKOUT Off Control to Disable CLKOUT

• On-Chip Scan-Based Emulation Logic, IEEE Std 1149.1† JTAG Boundary Scan Logic

• 12.5-ns Single-Cycle Fixed-Point Instruction Execution Time 80 MIPS for 3.3-V Power Supply 1.8-V Core

• 10-ns Single-Cycle Fixed-Point Instruction Execution Time 100 MIPS for 3.3-V Power Supply 1.8-V Core

• Available in a 144-Pin Plastic Thin Quad Flatpack TQFP PGE Suffix and a 144-Pin Ball Grid Array BGA GGU Suffix

TMS320VC5409PGE100中文资料参数规格
技术参数

频率 100 MHz

电源电压DC 1.71V min

针脚数 144

时钟频率 100 MHz

RAM大小 64 KB

位数 16

输入/输出数 8 Input

工作温度Max 100 ℃

工作温度Min -40 ℃

封装参数

安装方式 Surface Mount

引脚数 144

封装 LQFP-144

外形尺寸

封装 LQFP-144

物理参数

工作温度 -40℃ ~ 100℃

其他

产品生命周期 Obsolete

包装方式 Tray

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

REACH SVHC标准 No SVHC

REACH SVHC版本 2015/06/15

海关信息

ECCN代码 3A991.a.2

香港进出口证 NLR

数据手册

TMS320VC5409PGE100引脚图与封装图
TMS320VC5409PGE100引脚图
TMS320VC5409PGE100封装图
TMS320VC5409PGE100封装焊盘图
在线购买TMS320VC5409PGE100
型号: TMS320VC5409PGE100
制造商: TI 德州仪器
描述:TEXAS INSTRUMENTS  TMS320VC5409PGE100  芯片, 数字信号处理器DSP, 定点, 100MHz, 144TQFP
替代型号TMS320VC5409PGE100
型号/品牌 代替类型 替代型号对比

TMS320VC5409PGE100

TI 德州仪器

当前型号

当前型号

TMS320VC5409PGE-80

德州仪器

类似代替

TMS320VC5409PGE100和TMS320VC5409PGE-80的区别

TMS320VC5409ZGUR80

德州仪器

功能相似

TMS320VC5409PGE100和TMS320VC5409ZGUR80的区别

锐单商城 - 一站式电子元器件采购平台