TL16C550C

TL16C550C图片1
TL16C550C图片2
TL16C550C概述

具有 16 字节 FIFO 及自动流控制的单路 UART

The and the TL16C550CI are functional upgrades of the TL16C550B asynchronous communications element ACE, which in turn is a functional upgrade of the TL16C450. Functionally equivalent to the TL16C450 on power up character or TL16C450 mode, the TL16C550C and the TL16C550CI, like the TL16C550B, can be placed in an alternate FIFO mode. This relieves the CPU of excessive software overhead by buffering received and transmitted characters. The receiver and transmitter FIFOs store up to 16 bytes including three additional bits of error status per byte for the receiver FIFO. In the FIFO mode, there is a selectable autoflow control feature that can significantly reduce software overload and increase system efficiency by automatically controlling serial data flow using RTS\ output and CTS\ input signals.

The TL16C550C and TL16C550CI perform serial-to-parallel conversions on data received from a peripheral device or modem and parallel-to-serial conversion on data received from its CPU. The CPU can read the ACE status at any time. The ACE includes complete modem control capability and a processor interrupt system that can be tailored to minimize software management of the communications link.

Both the TL16C550C and the TL16C550CI ACE include a programmable baud rate generator capable of dividing a reference clock by divisors from 1 to 65535 and producing a 16× reference clock for the internal transmitter logic. Provisions are included to use this 16× clock for the receiver logic. The ACE accommodates a 1-Mbaud serial rate 16-MHz input clock so that a bit time is 1 µs and a typical character time is 10 µs start bit, 8 data bits, stop bit.

Two of the TL16C450 terminal functions on the TL16C550C and the TL16C550CI have been changed to TXRDY\ and RXRDY\, which provide signaling to a DMA controller.

.
Programmable Auto-RTS\ and Auto-CTS\
.
In Auto-CTS\ Mode, CTS\ Controls Transmitter
.
In Auto-RTS\ Mode, RCV FIFO Contents and Threshold Control RTS\
.
Serial and Modem Control Outputs Drive a RJ11 Cable Directly When Equipment Is on the Same Power Drop
.
Capable of Running With All Existing TL16C450 Software
.
After Reset, All Registers Are Identical to the TL16C450 Register Set
.
Up to 16-MHz Clock Rate for up to 1-Mbaud Operation
.
In the TL16C450 Mode, Hold and Shift Registers Eliminate the Need for Precise Synchronization Between the CPU and Serial Data
.
Programmable Baud Rate Generator Allows Division of Any Input Reference Clock by 1 to 216 –1 and Generates an Internal 16× Clock
.
Standard Asynchronous Communication Bits Start, Stop, and Parity Added to or Deleted From the Serial Data Stream
.
5-V and 3.3-V Operation
.
Independent Receiver Clock Input
.
Transmit, Receive, Line Status, and Data Set Interrupts Independently Controlled
.
Fully Programmable Serial Interface Characteristics:
.
5-, 6-, 7-, or 8-Bit Characters
.
Even-, Odd-, or No-Parity Bit Generation and Detection
.
1-, 1 1/2-, or 2-Stop Bit Generation
.
Baud Generation dc to 1 Mbit/s
.
False-Start Bit Detection
.
Complete Status Reporting Capabilities
.
3-State Output TTL Drive Capabilities for Bidirectional Data Bus and Control Bus
.
Line Break Generation and Detection
.
Internal Diagnostic Capabilities:
.
Loopback Controls for Communications Link Fault Isolation
.
Break, Parity, Overrun, and Framing Error Simulation
.
Fully Prioritized Interrupt System Controls
.
Modem Control Functions CTS\, RTS\, DSR\, DTR\, RI\, and DCD\\
TL16C550C中文资料参数规格
封装参数

封装 PLCC-44

外形尺寸

封装 PLCC-44

其他

产品生命周期 正在供货

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

数据手册

在线购买TL16C550C
型号: TL16C550C
制造商: TI 德州仪器
描述:具有 16 字节 FIFO 及自动流控制的单路 UART
替代型号TL16C550C
型号/品牌 代替类型 替代型号对比

TL16C550C

TI 德州仪器

当前型号

当前型号

TL16C550D

德州仪器

功能相似

TL16C550C和TL16C550D的区别

TL16C550A

德州仪器

功能相似

TL16C550C和TL16C550A的区别

TL16C550B

德州仪器

功能相似

TL16C550C和TL16C550B的区别

锐单商城 - 一站式电子元器件采购平台