5V , -5V ECL双路ECL输出比较器与锁存器 5V, −5V ECL Dual ECL Output Comparator with Latch
The MC10E1652 comparator is fabricated using "s advanced MOSAIC III process and is output compatible with 10H logic devices. In addition, the device is available in both a 16-pin DIP and a 20-pin surface mount package. However, the MC10E1652 provides user programmable hysteresis. The latch enable LENabar and LENbbar input pins operate from standard ECL 10H logic levels. When the latch enable is at a logic high level, the MC10E1652 acts as a comparator; hence, Q will be at a logic high level if V1 > V2 V1 is more positive than V2. Qbar is the complement of Q. When the latch enable input goes to a low logic level, the outputs are latched in their present state, providing the latch enable setup and hold time constraints are met. The level of input hysteresis is controlled by applying a bias voltage to the HYS pin. The 100 Series contains temperature compensation.
Features
---
|
For Additional Information, see Application Note AND8003/D
型号/品牌 | 代替类型 | 替代型号对比 |
---|---|---|
MC10E1652FN ON Semiconductor 安森美 | 当前型号 | 当前型号 |
MC100E166FN 安森美 | 类似代替 | MC10E1652FN和MC100E166FN的区别 |
MC10E1651FNG 安森美 | 功能相似 | MC10E1652FN和MC10E1651FNG的区别 |
MC10E1651FNR2G 安森美 | 功能相似 | MC10E1652FN和MC10E1651FNR2G的区别 |