CD40192BNSR

CD40192BNSR图片1
CD40192BNSR图片2
CD40192BNSR图片3
CD40192BNSR图片4
CD40192BNSR图片5
CD40192BNSR图片6
CD40192BNSR图片7
CD40192BNSR图片8
CD40192BNSR图片9
CD40192BNSR图片10
CD40192BNSR图片11
CD40192BNSR图片12
CD40192BNSR概述

CMOS可预置增/减计数器(双时钟带复位) CMOS PRESETTABLE UP/DOWN COUNTERSDUAL CLOCK WITH RESET

CD40192b Presettable BCD Up/Down Counter and the CD40193B Presettable Binary Up/Down Counter each consist of 4 synchronously clocked, gated "D" type flip-flops connected as a counter. The inputs consist of 4 individual jam lines, a PRESET\ ENABLE\ control, individual CLOCK UP and CLOCK DOWN signals and a master RESET. Four buffered Q signal outputs as well as CARRY\ and BORROW\ outputs for multiple-stage counting schemes are provided.

The counter is cleared so that all outputs are in a low state by a high on the RESET line. A RESET is accomplished asynchronously with the clock. Each output is individually programmable asynchronously with the clock to the level on the corresponding jam input when the PRESET\ ENABLE\ control is low.

The counter counts up one count on the positive clock edge of the CLOCK UP signal provided the CLOCK DOWN line is high. The counter counts down on count on the positive clock edge of the CLOCK DOWN signal provided the CLOCK UP line is high.

The CARRY\ and BORROW\ signals are high with the counter is counting up or down. The CARRY\ signal goes low one-half clock cycle after the counter reaches its maximum count in the count-up mode. The BORROW\ signal goes low one-half clock cycle after the counter reaches its minimum count in the count-down mode. Cascading of multiple packages is easily accomplished with out the need for additional external circuitry by tying the BORROW\ and CARRY\ outputs to the CLOCK DOWN and CLOCK UP inputs, respectively, of the succeeding counter package.

The CD40192B and CD40193B types are supplied in 16-lead hermetic dual-in-line ceramic packages F3A suffix, 16-lead dual-in-line plastic packages E suffix, 16-lead small-outline packages NSR suffix, and 16-lead thin shrink small-outline packages PW and PWR suffixes.

CD40192BNSR中文资料参数规格
技术参数

电源电压DC 3.00V ~ 18.0V

输出接口数 4

时钟频率 11.0 MHz

位数 4

电压波节 5.00 V, 10.0 V, 15.0 V

输入数 4

工作温度Max 125 ℃

工作温度Min -55 ℃

电源电压 3V ~ 18V

封装参数

安装方式 Surface Mount

引脚数 16

封装 SOP-16

外形尺寸

长度 10.3 mm

宽度 5.3 mm

高度 1.85 mm

封装 SOP-16

物理参数

工作温度 -55℃ ~ 125℃

其他

产品生命周期 Active

包装方式 Tape & Reel TR

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

海关信息

ECCN代码 EAR99

数据手册

CD40192BNSR引脚图与封装图
CD40192BNSR引脚图
CD40192BNSR封装图
CD40192BNSR封装焊盘图
在线购买CD40192BNSR
型号: CD40192BNSR
制造商: TI 德州仪器
描述:CMOS可预置增/减计数器(双时钟带复位) CMOS PRESETTABLE UP/DOWN COUNTERSDUAL CLOCK WITH RESET
替代型号CD40192BNSR
型号/品牌 代替类型 替代型号对比

CD40192BNSR

TI 德州仪器

当前型号

当前型号

CD4510BNSRG4

德州仪器

完全替代

CD40192BNSR和CD4510BNSRG4的区别

CD40192BNSRG4

德州仪器

完全替代

CD40192BNSR和CD40192BNSRG4的区别

CD4510BNSR

德州仪器

类似代替

CD40192BNSR和CD4510BNSR的区别

锐单商城 - 一站式电子元器件采购平台