MC100LVE310FNR2G

MC100LVE310FNR2G图片1
MC100LVE310FNR2G图片2
MC100LVE310FNR2G图片3
MC100LVE310FNR2G图片4
MC100LVE310FNR2G图片5
MC100LVE310FNR2G图片6
MC100LVE310FNR2G图片7
MC100LVE310FNR2G概述

MC100LVE310 系列 1 GHz 3.8 V ECL 2:1 差分 扇出缓冲器 - PLCC-28

The MC100LVE310 is a low voltage, low skew 2:8 differential ECL fanout buffer designed with clock distribution in mind. The device features fully differential clock paths to minimize both device and system skew. The LVE310 offers two selectable clock inputs to allow for redundant or test clocks to be incorporated into the system clock trees. To ensure that the tight skew specification is met it is necessary that both sides of the differential output are terminated into 50, even if only one side is being used. In most applications all eight differential pairs will be used and therefore terminated. In the case where fewer than eight pairs are used it is necessary to terminate at least the output pairs adjacent to the output pair being used in order to maintain minimum skew. Failure to follow this guideline will result in small degradations of propagation delay on the order of 10-20 ps of the outputs being used, while not catastrophic to most designs this will result in an increase in skew. Note that the package corners isolate outputs from one another such that the guideline expressed above holds only for outputs on the same side of the package. The MC100LVE310, as with most ECL devices, can be operated from a positive VCC supply in LVPECL mode. This allows the LVE310 to be used for high performance clock distribution in +3.3 V systems. Designers can take advantage of the LVE310"s performance to distribute low skew clocks across the backplane or the board. In a PECL environment series or Thevenin line terminations are typically used as they require no additional power supplies, if parallel termination is desired a terminating voltage of V-2.0 V will need to be provided. For more information on using PECL, designers should refer to Application Note AN1406/D. pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connecte

Features

---

 |

.
200ps Part-to-Part Skew
.
50ps Output-to-Output Skew
.
The 100 Series Contains Temperature Compensation
.
ESD Protection: >2 KV HBM, >200 V MM
.
PECL Mode Operating Range: VCC = 3.0 V to 3.8 V with VEE = 0 V
.
NECL Mode Operating Range: VCC = 0 V with VEE = -3.0 V to -3.8 V
.
Internal Input Pulldown Resistors
.
Q Output will Default LOW with All Inputs Open or at VEE
.
Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test
.
Moisture Sensitivity Level 1

For Additional Information, see Application Note AND8003/D

.
Flammability Rating: UL-94 code V-0 @ 1/8", Oxygen Index 28 to 34
.
Transistor Count = 212 devices
.
Pb-Free Packages are Available
MC100LVE310FNR2G中文资料参数规格
技术参数

无卤素状态 Halogen Free

输出接口数 8

电路数 1

工作温度Max 85 ℃

工作温度Min -40 ℃

电源电压 3V ~ 3.8V

封装参数

安装方式 Surface Mount

引脚数 28

封装 PLCC-28

外形尺寸

封装 PLCC-28

物理参数

工作温度 -40℃ ~ 85℃

其他

产品生命周期 Active

包装方式 Tape & Reel TR

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

海关信息

ECCN代码 EAR99

数据手册

MC100LVE310FNR2G引脚图与封装图
MC100LVE310FNR2G引脚图
MC100LVE310FNR2G封装图
MC100LVE310FNR2G封装焊盘图
在线购买MC100LVE310FNR2G
型号: MC100LVE310FNR2G
描述:MC100LVE310 系列 1 GHz 3.8 V ECL 2:1 差分 扇出缓冲器 - PLCC-28
替代型号MC100LVE310FNR2G
型号/品牌 代替类型 替代型号对比

MC100LVE310FNR2G

ON Semiconductor 安森美

当前型号

当前型号

MC100LVE310FNG

安森美

完全替代

MC100LVE310FNR2G和MC100LVE310FNG的区别

MC100LVE310FN

安森美

完全替代

MC100LVE310FNR2G和MC100LVE310FN的区别

MC100LVE310FNR2

安森美

完全替代

MC100LVE310FNR2G和MC100LVE310FNR2的区别

锐单商城 - 一站式电子元器件采购平台