




MC100LVEL56 系列 1 GHz 3.8 V ECL 双 差分 2:1 多路复用器 - SOIC-20
The MC100LVEL56 is a dual, fully differential 2:1 multiplexer. The differential data path makes the device ideal for multiplexing low skew clock or other skew sensitive signals. The device features both individual and common select inputs to address both data path and random logic applications. The differential inputs have special circuitry which ensures device stability under open input conditions. When both differential inputs are left open the D input will pull down to V. The Dbar input will bias around V pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to V as a switching reference voltage. V may also rebias AC coupled inputs. When used, decouple V via a 0.01 5F capacitor and limit current sourcing or sinking to 0.5 mA. When not used, V
Features
---
|



| 型号/品牌 | 代替类型 | 替代型号对比 |
|---|---|---|
MC100LVEL56DWR2G ON Semiconductor 安森美 | 当前型号 | 当前型号 |
MC100LVEL59DWR2G 安森美 | 完全替代 | MC100LVEL56DWR2G和MC100LVEL59DWR2G的区别 |
MC100LVEL59DWR2 安森美 | 完全替代 | MC100LVEL56DWR2G和MC100LVEL59DWR2的区别 |
MC100LVEL56DWR2 安森美 | 完全替代 | MC100LVEL56DWR2G和MC100LVEL56DWR2的区别 |