SN74HC109NS

SN74HC109NS图片1
SN74HC109NS概述

Flip Flop JK# -Type Pos-Edge 2Element 16Pin SOP Tube

description/ordering information

These devices contain two independent J-K positive-edge-triggered flip-flops. A low level at the preset PRE or clear CLR inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE and CLR are inactive high, data at the J and K inputs meeting the setup-time requirements are transferred to the outputs on the positive-going edge of the clock CLK pulse. Clock triggering occurs at a voltage level and is not related directly to the rise time of the clock pulse. Following the hold-time interval, data at the J and K inputs can be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by grounding K and tying J high. They also can perform as D-type flip-flops if J and K are tied together.

● Wide Operating Voltage Range of 2 V to 6 V

● Low Input Current of 1 µA Max

● High-Current Outputs Drive Up To 10 LSTTL Loads

● Low Power Consumption, 40-µA Max ICC

● Typical tpd = 12 ns

● ±4-mA Output Drive at 5 V

SN74HC109NS中文资料参数规格
技术参数

位数 2

封装参数

安装方式 Surface Mount

封装 SOP

外形尺寸

封装 SOP

其他

产品生命周期 Active

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

数据手册

在线购买SN74HC109NS
型号: SN74HC109NS
制造商: TI 德州仪器
描述:Flip Flop JK# -Type Pos-Edge 2Element 16Pin SOP Tube

锐单商城 - 一站式电子元器件采购平台