18位寄存收发器 18-Bit Registered Transceivers
These 18-bit universal bus transceivers can be operated in transparent, latched or clock modes by combining D-type latches and D-type flip-flops. Data flow in each direction is controlled by output enable OEAB and OEBA\\\\, latch enable LEAB and LEBA, and clock inputs CLKAB and CLKBA. For A-to-B data flow, the device operates in transparent mode when LEAB is HIGH. When LEAB is LOW, the A data is latched if CLKAB is held at a HIGH or LOWlogic level. If LEAB is LOW, the A bus data is stored in the latch/flip-flop on the LOW-to-HIGH transition of CLKAB. OEAB performs the output enable function on the B port. Data flow from B-to-A is similar to that of A-to-B and is controlled by OEBA\, LEBA, and CLKBA.
This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.
The CY74FCT16501T is ideally suited for driving high-capacitance loads and low-impedance backplanes.
The CY74FCT162501T has 24-mA balanced output drivers with current limiting resistors in the outputs. This reduces the need for external terminating resistors and provides for minimal undershoot and reduced ground bounce. The CY74FCT162501T is ideal for driving transmission lines.
The CY74FCT162H501T is a 24-mA balanced output part, that has "bus hold" on the data inputs. The device retains the input\x92s last state whenever the input goes to high impedance. This eliminates the need for pull-up/down resistors and prevents floating inputs. View datasheet View product folder
电源电压DC 5.50 V, 5.50 V max
电路数 18 Bit
通道数 18
位数 18
电压波节 5.00 V
耗散功率 1000 mW
工作温度Max 85 ℃
工作温度Min -40 ℃
耗散功率Max 1000 mW
电源电压 4.5V ~ 5.5V
安装方式 Surface Mount
引脚数 56
封装 SSOP-56
长度 18.41 mm
宽度 7.49 mm
高度 2.59 mm
封装 SSOP-56
工作温度 -40℃ ~ 85℃
产品生命周期 Active
包装方式 Tape & Reel TR
RoHS标准 RoHS Compliant
含铅标准 Lead Free
ECCN代码 EAR99