NXP 74HCT107N 触发器, 复位, 互补输出, 负沿, JK, 19 ns, 73 MHz, 4 mA, DIP, 14 引脚
The is a dual negative edge triggered JK Flip-flop featuring individual J and K inputs, clock CP\\ and reset R\\ inputs and complementary Q and Q\ outputs. The reset is an asynchronous active low input and operates independently of the clock input. The J and K inputs control the state changes of the flip-flops as described in the mode select function table. The J and K inputs must be stable one set-up time prior to the high-to-low clock transition for predictable operation. Inputs include clamp diodes that enable the use of current limiting resistors to interface inputs to voltages in excess of VCC.
频率 73 MHz
电源电压DC 4.50V min
输出电流 4 mA
针脚数 14
时钟频率 66 MHz
位数 1
极性 Non-Inverting, Inverting
逻辑门个数 2
输入电容 3.5 pF
工作温度Max 125 ℃
工作温度Min -40 ℃
电源电压Max 5.5 V
电源电压Min 4.5 V
安装方式 Through Hole
引脚数 14
封装 DIP
封装 DIP
工作温度 -40℃ ~ 125℃ TA
产品生命周期 Unknown
包装方式 Each
制造应用 Industrial, Consumer Electronics, Computers & Computer Peripherals
RoHS标准 RoHS Compliant
含铅标准 Lead Free
REACH SVHC标准 No SVHC
REACH SVHC版本 2015/12/17