74LVT16373ADGG,112

74LVT16373ADGG,112图片1
74LVT16373ADGG,112图片2
74LVT16373ADGG,112图片3
74LVT16373ADGG,112图片4
74LVT16373ADGG,112图片5
74LVT16373ADGG,112图片6
74LVT16373ADGG,112图片7
74LVT16373ADGG,112图片8
74LVT16373ADGG,112概述

NXP  74LVT16373ADGG,112  芯片, 锁存器, D型, 透明, 三态, TSSOP-48

The 74LVT16373ADGG is a 16-bit BiCMOS transparent D Latch designed with non-inverting 3-state bus compatible outputs for VCC operation at 3.3V. The device can be used as two 8-bit latches or one 16-bit latch. When enable E input is high, the Q outputs follow the data D inputs. When enable is taken low, the Q outputs are latched at the levels of the D inputs one setup time prior to the high-to-low transition.

.
TTL Input and output switching levels
.
Input and output interface capability to systems at 5V supply
.
Bus-hold data inputs eliminate the need for external pull-up resistors to hold unused inputs
.
Live insertion/extraction permitted
.
Power-up reset
.
Power-up 3-State
.
No bus current loading when output is tied to 5V bus
.
Latch-up protection exceeds 500mA per JEDEC Std 17
74LVT16373ADGG,112中文资料参数规格
技术参数

电源电压DC 2.70V min

输出接口数 16

针脚数 48

位数 16

输入数 16

工作温度Max 85 ℃

工作温度Min -40 ℃

电源电压 2.7V ~ 3.6V

电源电压Max 3.6 V

电源电压Min 2.7 V

封装参数

安装方式 Surface Mount

引脚数 48

封装 TSSOP-48

外形尺寸

高度 1.05 mm

封装 TSSOP-48

物理参数

工作温度 -40℃ ~ 85℃

其他

产品生命周期 Active

包装方式 Cut Tape CT

制造应用 Computers & Computer Peripherals, Communications & Networking

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

REACH SVHC标准 No SVHC

REACH SVHC版本 2015/12/17

数据手册

在线购买74LVT16373ADGG,112
型号: 74LVT16373ADGG,112
制造商: NXP 恩智浦
描述:NXP  74LVT16373ADGG,112  芯片, 锁存器, D型, 透明, 三态, TSSOP-48

锐单商城 - 一站式电子元器件采购平台