NXP 74HC191N 芯片, 74HC CMOS逻辑器件
The is a presettable synchronous 4-bit binary Up/Down Counter, pin compatible with low power Schottky TTL LSTTL. It is asynchronously presettable 4-bit binary up/down counters. They contain four master/slave flip-flops with internal gating and steering logic to provide asynchronous preset and synchronous count-up and count-down operation. Asynchronous parallel load capability permits the counter to be preset to any desired number. Information present on the parallel data inputs D0 to D3 is loaded into the counter and appears on the outputs when the parallel load PL\\ input is low. Counting is inhibited by a HIGH level on the count enable CE\\ input. When CE\ is low internal state changes are initiated synchronously by the low-to-high transition of the clock input. The up/down U\/D input signal determines the direction of counting. The CE input may go low when the clock is in either state, however, the low-to-high CE\ transition must occur only when the clock is high.
电源电压DC 5.00 V, 6.00 V max
针脚数 16
时钟频率 39 MHz
位数 4
工作温度Max 125 ℃
工作温度Min -40 ℃
电源电压Max 6 V
电源电压Min 2 V
安装方式 Through Hole
引脚数 16
封装 DIP
长度 19.5 mm
宽度 6.48 mm
高度 3.2 mm
封装 DIP
产品生命周期 Unknown
包装方式 Each
制造应用 Industrial
RoHS标准 RoHS Compliant
含铅标准 Lead Free
REACH SVHC标准 No SVHC
REACH SVHC版本 2015/12/17