74LVC373AD,118

74LVC373AD,118图片1
74LVC373AD,118图片2
74LVC373AD,118图片3
74LVC373AD,118图片4
74LVC373AD,118图片5
74LVC373AD,118图片6
74LVC373AD,118图片7
74LVC373AD,118图片8
74LVC373AD,118图片9
74LVC373AD,118图片10
74LVC373AD,118图片11
74LVC373AD,118图片12
74LVC373AD,118概述

NXP  74LVC373AD,118  芯片, 锁存器, D型, 透明, 三态, SOIC-20

The 74LVC373AD is an octal transparent D Latch with 5V tolerant inputs/outputs. It features separate D-type inputs for each latch and 3-state true outputs for bus-oriented applications. A latch enables input pin LE and an output enable input pin OE\\ is common to all internal latches. When pin LE is high, data at the D-inputs pins D0 to D7 enters the latches. In this condition, the latch is transparent, that is, a latch output will change each time its corresponding D-input changes. When pin LE is low, the latch stores the information that was present at the D-inputs one set-up time preceding the high-to-low transition of pin LE. When pin OE\ is low, the contents of the eight latches are available at the Q-outputs pins Q0 to Q7. When pin OE\ is high, the outputs go to the high-impedance OFF-state. Operation of input pin OE does not affect the state of the latches. Inputs can be driven from either 3.3 or 5V devices.

.
CMOS low power consumption
.
Direct interface with TTL levels
74LVC373AD,118中文资料参数规格
技术参数

电源电压DC 1.65V min

输出接口数 8

输出电流 50 mA

电路数 8

通道数 8

针脚数 20

位数 8

输入数 8

工作温度Max 125 ℃

工作温度Min -40 ℃

电源电压 2.7V ~ 3.6V

电源电压Max 3.6 V

电源电压Min 1.65 V

封装参数

安装方式 Surface Mount

引脚数 20

封装 SOIC-20

外形尺寸

宽度 7.6 mm

高度 2.45 mm

封装 SOIC-20

物理参数

工作温度 -40℃ ~ 125℃

其他

产品生命周期 Active

包装方式 Cut Tape CT

制造应用 Communications & Networking, Computers & Computer Peripherals

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

REACH SVHC标准 No SVHC

REACH SVHC版本 2015/12/17

数据手册

在线购买74LVC373AD,118
型号: 74LVC373AD,118
制造商: NXP 恩智浦
描述:NXP  74LVC373AD,118  芯片, 锁存器, D型, 透明, 三态, SOIC-20

 锐单商城 - 一站式电子元器件采购平台  

 深圳锐单电子有限公司