



NXP 74HCT573N 芯片, 74HCT CMOS逻辑器件
The is an octal transparent D-type Latch with 3-state outputs. It features LE and OE\ inputs. When LE is high, data at the inputs enter the latches. In this condition the latches are transparent, a latch output will change each time its corresponding D-input changes. When LE is low the latches store the information that was present at the inputs a set-up time preceding the high-to-low transition of LE. A high on OE\ causes the outputs to assume a high-impedance OFF-state. Operation of the OE\ input does not affect the state of the latches. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.
电源电压DC 5.00 V, 5.50 V max
输出电流 6 mA
电路数 8
针脚数 20
位数 8
极性 Non-Inverting
逻辑门个数 8
输入电容 3.50 pF
工作温度Max 125 ℃
工作温度Min -40 ℃
电源电压Max 5.5 V
电源电压Min 4.5 V
安装方式 Through Hole
引脚数 20
封装 DIP
封装 DIP
产品生命周期 Unknown
包装方式 Tube
制造应用 Consumer Electronics, Industrial
RoHS标准 RoHS Compliant
含铅标准 Lead Free
REACH SVHC标准 No SVHC
REACH SVHC版本 2015/12/17