具有清零和预置端的双路正边沿触发式 D 型触发器 14-CDIP -55 to 125
description
These devices contain two independent positive-edge-triggered D-type flip-flops. A low level at the preset PRE or clear CLR inputs sets or resets the outputs regardless of the levels of the other inputs. When PRE and CLR are inactive high, data at the data D input meeting the setup-time requirements are transferred to the outputs on the positive-going edge of the clock CLK pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of CLK. Following the hold-time interval, data at the D input can be changed without affecting the levels at the outputs
• Package Options Include Plastic
Small-Outline D Packages, Ceramic Chip
Carriers FK, and Standard Plastic N and Ceramic J 300-mil DIPs
型号/品牌 | 代替类型 | 替代型号对比 |
---|---|---|
8401101CA TI 德州仪器 | 当前型号 | 当前型号 |
SNJ54ALS74AJ 德州仪器 | 完全替代 | 8401101CA和SNJ54ALS74AJ的区别 |
M38510/37101BCA 德州仪器 | 完全替代 | 8401101CA和M38510/37101BCA的区别 |