低抖动双路 1:6 通用 LVDS 缓冲器
The clock buffer distributes two clock inputs IN0, IN1 to a total of 12 pairs of differential LVDS clock outputs OUT0, OUT11. Each buffer block consists of one input and 6 LVDS outputs. The inputs can either be LVDS, LVPECL, or LVCMOS.
The CDCLVD2106 is specifically designed for driving 50-Ω transmission lines. In case of driving the inputs in single ended mode, the appropriate bias voltage VAC_REF should be applied to the unused negative input pin.
Using the control pin EN, outputs can be either disabled or enabled. If the EN pin is left open two buffers with all outputs are enabled, if switched to a logical "0" both buffers with all outputs are disabled static logical "0", if switched to a logical "1", one buffer with six outputs is disabled and another buffer with six outputs is enabled. The part supports a fail safe function. It incorporates an input hysteresis, which prevents random oscillation of the outputs in absence of an input signal.
The device operates in 2.5V supply environment and is characterized from –40°C to 85°C ambient temperature. The CDCLVD2106 is packaged in small 40-pin, 6-mm × 6-mm QFN package.
in 10 kHz – 20 MHz
Available for Capacitive Coupled Inputs
型号/品牌 | 代替类型 | 替代型号对比 |
---|---|---|
CDCLVD2106 TI 德州仪器 | 当前型号 | 当前型号 |
CDCLVD110A 德州仪器 | 功能相似 | CDCLVD2106和CDCLVD110A的区别 |
CDCLVD1204 德州仪器 | 功能相似 | CDCLVD2106和CDCLVD1204的区别 |
CDCLVD1208 德州仪器 | 功能相似 | CDCLVD2106和CDCLVD1208的区别 |