TEXAS INSTRUMENTS CD74HCT373M 芯片, 74HCT CMOS逻辑器件
The is an octal CMOS Transparent D Latch with 3-state outputs. When the LE input is high, the Q outputs follow the data D inputs. When LE is low, the Q outputs are latched at the logic levels of the D inputs. A buffered OE\ input can be used to place the eight outputs in either a normal logic state high or low or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pull-up components. OE\ does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. To ensure the high-impedance state during power up or power down, OE\ should be tied to VCC through a pull-up resistor, the minimum value of the resistor is determined by the current-sinking capability of the driver.
电源电压DC 5.00 V, 5.50 V max
输出接口数 8
输出电流 6 mA
电路数 8
通道数 8
针脚数 20
位数 8
极性 Non-Inverting
逻辑门个数 8
输入数 8
工作温度Max 125 ℃
工作温度Min -55 ℃
电源电压 4.5V ~ 5.5V
电源电压Max 5.5 V
电源电压Min 4.5 V
安装方式 Surface Mount
引脚数 20
封装 SOIC-20
长度 12.8 mm
宽度 7.52 mm
高度 2.35 mm
封装 SOIC-20
工作温度 -55℃ ~ 125℃
产品生命周期 Active
包装方式 Tube
制造应用 通信与网络
RoHS标准 RoHS Compliant
含铅标准 Lead Free
REACH SVHC标准 No SVHC
REACH SVHC版本 2015/06/15
ECCN代码 EAR99
型号/品牌 | 代替类型 | 替代型号对比 |
---|---|---|
CD74HCT373M TI 德州仪器 | 当前型号 | 当前型号 |
CD74HCT373E 德州仪器 | 完全替代 | CD74HCT373M和CD74HCT373E的区别 |
CD54HCT373F 德州仪器 | 完全替代 | CD74HCT373M和CD54HCT373F的区别 |
CD54HCT373F3A 德州仪器 | 完全替代 | CD74HCT373M和CD54HCT373F3A的区别 |