ADF4193BCPZ-RL

ADF4193BCPZ-RL图片1
ADF4193BCPZ-RL图片2
ADF4193BCPZ-RL图片3
ADF4193BCPZ-RL图片4
ADF4193BCPZ-RL图片5
ADF4193BCPZ-RL图片6
ADF4193BCPZ-RL图片7
ADF4193BCPZ-RL图片8
ADF4193BCPZ-RL图片9
ADF4193BCPZ-RL图片10
ADF4193BCPZ-RL概述

低相位噪声,快速建立PLL频率合成器 Low Phase Noise, Fast Settling PLL Frequency Synthesizer

Product Details

The ADF4193 frequency synthesizer can be used to implement local oscillators in the upconversion and downconversion sections of wireless receivers and transmitters. Its architecture is specifically designed to meet the GSM/EDGE lock time requirements for base stations. It consists of a low noise, digital phase frequency detector PFD, and a precision differential charge pump. There is also a differential amplifier to convert the differential charge pump output to a single-ended voltage for the external voltage-controlled oscillator VCO.

The Σ-Δ-based fractional interpolator, working with the N divider, allows programmable modulus fractional-N division. Additionally, the 4-bit reference R counter and on-chip frequency doubler allow selectable reference signal REFIN frequencies at the PFD input. A complete phase-locked loop PLL can be implemented if the synthesizer is used with an external loop filter and a VCO. The switching architecture ensures that the PLL settles inside the GSM time slot guard period, removing the need for a second PLL and associated isolation switches. This decreases cost, complexity, PCB area, shielding, and characterization on previous ping-pong GSM PLL architectures.

**Applications**

.
GSM/EDGE base stations
.
PHS base stations
.
Instrumentation and test equipment

### Features and Benefits

.
New, fast settling, fractional-N PLL architecture
.
Single PLL replaces ping-pong synthesizers
.
Frequency hop across GSM band in 5 µs with phase settled by 20 µs
.
0.5° rms phase error at 2 GHz RF output
.
Digitally programmable output phase
.
RF input range up to 3.5 GHz
.
3-wire serial interface
.
On-chip, low noise differential amplifier
.
Phase noise figure of merit: –216 dBc/Hz
.
Loop filter design possible using simPLL™
.
Qualified for automotive applications
ADF4193BCPZ-RL中文资料参数规格
技术参数

供电电流 68.0 mA

电路数 1

工作温度Max 85 ℃

工作温度Min -40 ℃

电源电压 2.7V ~ 3.3V

电源电压Max 3.3 V

电源电压Min 2.7 V

封装参数

安装方式 Surface Mount

引脚数 32

封装 LFCSP-32

外形尺寸

长度 5 mm

宽度 5 mm

高度 0.83 mm

封装 LFCSP-32

物理参数

工作温度 -40℃ ~ 85℃

其他

产品生命周期 Active

包装方式 Tape & Reel TR

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

海关信息

ECCN代码 EAR99

数据手册

ADF4193BCPZ-RL引脚图与封装图
ADF4193BCPZ-RL引脚图
ADF4193BCPZ-RL封装图
ADF4193BCPZ-RL电路图
ADF4193BCPZ-RL封装焊盘图
在线购买ADF4193BCPZ-RL
型号: ADF4193BCPZ-RL
制造商: ADI 亚德诺
描述:低相位噪声,快速建立PLL频率合成器 Low Phase Noise, Fast Settling PLL Frequency Synthesizer
替代型号ADF4193BCPZ-RL
型号/品牌 代替类型 替代型号对比

ADF4193BCPZ-RL

ADI 亚德诺

当前型号

当前型号

ADF4193BCPZ

亚德诺

类似代替

ADF4193BCPZ-RL和ADF4193BCPZ的区别

锐单商城 - 一站式电子元器件采购平台