CDCF5801ADBQR

CDCF5801ADBQR图片1
CDCF5801ADBQR图片2
CDCF5801ADBQR图片3
CDCF5801ADBQR图片4
CDCF5801ADBQR图片5
CDCF5801ADBQR图片6
CDCF5801ADBQR图片7
CDCF5801ADBQR图片8
CDCF5801ADBQR图片9
CDCF5801ADBQR图片10
CDCF5801ADBQR概述

的时延控制和相位校准时钟乘法器 CLOCK MULTIPLIER WITH DELAY CONTROL AND PHASE ALIGNMENT

The CDCF5801A provides clock multiplication from a reference clock REFCLK signal with the unique capability to delay or advance the CLKOUT/CLKOUTB with steps of only 1.3 mUI through a phase aligner. For every rising edge on the DLYCTRL pin the CLKOUT is delayed by a 1.3-mUI step size as long as the LEADLAG input detects a low signal at the time of the DLYCTRL rising edge. Similarly for every rising edge on the DLYCTRL pin the CLKOUT is advanced by a 1.3-mUI step size as long as the LEADLAG pin is high during the transition. This unique capability allows the device to phase align zero delay between CLKOUT/CLKOUTB and any one other CLK in the system by feeding the clocks that need to be aligned to the DLYCTRL and the LEADLAG pins. Also it provides the capability to program a fixed delay by providing the proper number of edges on the DLYCTRL pin, while strapping the LEADLAG pin to dc high or low. Further possible applications are:

The CDCF5801A has a fail-safe power up initialization state-machine which supports proper operation under all power up conditions.

The CDCF5801A provides clock multiplication and division from a reference clock REFCLK signal. The device is optimized to have extremely low jitter impact from input to output. The predivider pins MULT[0:1] and post-divider pins P[0:2] provide selection for frequency multiplication and division ratios, generating CLKOUT/CLOUTKB frequencies ranging from 25 MHz to 280 MHz with clock input references REFCLK ranging from 12.5 MHz to 240 MHz. See for detailed frequency support. The selection of pins MULT[0:1] and P[1:2] determines the multiplication value of 1, 2, 4, or 8. The CDCF5801A offers several power-down/ high-impedance modes, selectable by pins P0, STOPB and PWRDN. Another unique capability of the CDCF5801A is the high sensitivity and wide common-mode range of the clock-input pin REFCLK by varying the voltage on the VDDREF pin. The clock signal outputs CLKOUT and CLKOUTB can be used independently to generate single-ended clock signals. The CLKOUT/CLKOUTB outputs can also be combined to generate a differential output signal suitable for LVDS, LVPECL, or HSTL/SSTL signaling. The CDCF5801A is characterized for operation over free-air temperatures of -40°C to 85°C.

CDCF5801ADBQR中文资料参数规格
技术参数

频率 240 MHz

电源电压DC 3.30 V

输出接口数 1

供电电流 75 mA

电路数 1

输入数 1

工作温度Max 85 ℃

工作温度Min -40 ℃

电源电压 3V ~ 3.6V

电源电压Max 3.6 V

电源电压Min 3 V

封装参数

安装方式 Surface Mount

引脚数 24

封装 SSOP-24

外形尺寸

宽度 4 mm

封装 SSOP-24

物理参数

工作温度 -40℃ ~ 85℃

其他

产品生命周期 Active

包装方式 Tape & Reel TR

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

REACH SVHC版本 2015/06/15

海关信息

ECCN代码 EAR99

数据手册

CDCF5801ADBQR引脚图与封装图
CDCF5801ADBQR引脚图
CDCF5801ADBQR封装图
CDCF5801ADBQR封装焊盘图
在线购买CDCF5801ADBQR
型号: CDCF5801ADBQR
制造商: TI 德州仪器
描述:的时延控制和相位校准时钟乘法器 CLOCK MULTIPLIER WITH DELAY CONTROL AND PHASE ALIGNMENT
替代型号CDCF5801ADBQR
型号/品牌 代替类型 替代型号对比

CDCF5801ADBQR

TI 德州仪器

当前型号

当前型号

CDCF5801ADBQ

德州仪器

完全替代

CDCF5801ADBQR和CDCF5801ADBQ的区别

CDCF5801ADBQRG4

德州仪器

完全替代

CDCF5801ADBQR和CDCF5801ADBQRG4的区别

CDCF5801ADBQG4

德州仪器

完全替代

CDCF5801ADBQR和CDCF5801ADBQG4的区别

锐单商城 - 一站式电子元器件采购平台