3.3V 锁相环时钟驱动器 24-TSSOP 0 to 70
The CDC509 is a high-performance, low-skew, low-jitter, phase-lock loop PLL clock driver. It uses a PLL to precisely align, in both frequency and phase, the feedback FBOUT output to the clock CLK input signal. It is specifically designed for use with synchronous DRAMs. The CDC509 operates at 3.3-V VCC and is designed to drive up to five clock loads per output.
One bank of five outputs and one bank of four outputs provide nine low-skew, low-jitter copies of CLK. Output signal duty cycles are adjusted to 50 percent, independent of the duty cycle at CLK. Each bank of outputs can be enabled or disabled separately via the control 1G and 2G inputs. When the G inputs are high, the outputs switch in phase and frequency with CLK; when the G inputs are low, the outputs are disabled to the logic-low state.
Unlike many products containing PLLs, the CDC509 does not require external RC networks. The loop filter for the PLL is included on-chip, minimizing component count, board space, and cost.
Because it is based on PLL circuitry, the CDC509 requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization time is required, following power up and application of a fixed-frequency, fixed-phase signal at CLK, as well as following any changes to the PLL reference or feedback signals. The PLL can be bypassed for test purposes by strapping AVCC to ground.
The CDC509 is characterized for operation from 0°C to 70°C.
频率 125 MHz
电源电压DC 3.30 V
输出接口数 9
供电电流 0.01 mA
电路数 1
耗散功率 0.7 W
输出电流驱动 -1.00 mA
占空比 60% Max
工作温度Max 70 ℃
工作温度Min 0 ℃
耗散功率Max 700 mW
电源电压 3V ~ 3.6V
安装方式 Surface Mount
引脚数 24
封装 TSSOP-24
封装 TSSOP-24
工作温度 0℃ ~ 70℃
产品生命周期 Active
包装方式 Tape & Reel TR
RoHS标准 RoHS Compliant
含铅标准 Lead Free
ECCN代码 EAR99
型号/品牌 | 代替类型 | 替代型号对比 |
---|---|---|
CDC509PWR TI 德州仪器 | 当前型号 | 当前型号 |
CDCVF2509PW 德州仪器 | 类似代替 | CDC509PWR和CDCVF2509PW的区别 |
CDCVF2509PWR 德州仪器 | 类似代替 | CDC509PWR和CDCVF2509PWR的区别 |
CDCF2509PWR 德州仪器 | 类似代替 | CDC509PWR和CDCF2509PWR的区别 |