CDCL6010RGZT

CDCL6010RGZT图片1
CDCL6010RGZT图片2
CDCL6010RGZT图片3
CDCL6010RGZT图片4
CDCL6010RGZT图片5
CDCL6010RGZT图片6
CDCL6010RGZT图片7
CDCL6010RGZT图片8
CDCL6010RGZT图片9
CDCL6010RGZT图片10
CDCL6010RGZT图片11
CDCL6010RGZT概述

1.8V , 11路输出时钟乘法器,分销商,抖动消除器和缓冲器 1.8V, 11 Output Clock Multiplier, Distributor, Jitter Cleaner, and Buffer

The CDCL6010 is a high-performance, low phase noise clock multiplier, distributor, jitter cleaner, and low skew buffer. It effectively cleans a noisy system clock with a fully-integrated low noise Voltage Controlled Oscillator VCO that operates in the 1.2GHz–1.275GHz range. Note that the LC oscillator oscillates in the 2.4GHz–2.55GHz range. The frequency is predivided by 2 before the post-dividers P0 and P1.

The output frequency FOUT is synchronized to the frequency of the input clock FIN. The programmable pre-dividers, M and N, and the post-dividers, P0 and P1, give a high flexibility to the ratio of the output frequency to the input frequency:

FOUT = FIN × N/M × P

Where:

P P0, P1 = 1, 2, 4, 5, 8, 10, 16, 20, 32, 40, 80

M = 1, 2, 4, 8

N = 32, 40

provided that:

30MHz < FIN /M < 40MHz

1200MHz < FOUT × P < 1275MHz

The PLL loop bandwidth is user-selectable by external filter components or by using the internal loop filter. The PLL loop bandwidth and damping factor can be adjusted to meet different system requirements.

The CDCL6010 supports one differential LVDS clock input and a total of 11 differential CML outputs. One output is a straight bypass with no support for jitter cleaning or clock multiplication. The remaining 10 outputs are available in two groups of five outputs each with independent frequency division ratios. Those 10 outputs can be optionally setup to bypass the PLL when no jitter cleaning is needed. The CML outputs are compatible with LVDS receivers if ac-coupled.

With careful observation of the input voltage swing and common-mode voltage limits, the CDCL6010 can support a single-ended clock input as outlined in the Pin Description Table

The CDCL6010 can operate as a multi-output clock buffer in a PLL bypass mode.

All device settings are programmable through the SDA/SCL, serial two-wire interface.

The serial interface is 1.8V tolerant only.

The phase of one output group relative to the other can be adjusted through the SDA/SCL interface. For post-divide ratios P0, P1 that are multiples of 5, the total number of phase adjustment steps _n_ equals the divide-ratio divided by 5. For post-divide ratios P0, P1 that are not multiples of 5, the total number of steps _n_ is the same as the post-divide ratio. The phase adjustment step in time units is given as:

= 1/n × FOUT

where FOUT is the respective output frequency.

The device operates in a 1.8V supply environment and is characterized for operation from –40°C to +85°C.

The CDCL6010 is available in a 48-pin QFN RGZ package.

CDCL6010RGZT中文资料参数规格
技术参数

频率 1.25 GHz

电源电压DC 1.80 V

输出接口数 11

供电电流 85 mA

电路数 1

占空比 55% Max

工作温度Max 85 ℃

工作温度Min -40 ℃

电源电压 1.7V ~ 1.9V

电源电压Max 1.9 V

电源电压Min 1.7 V

封装参数

安装方式 Surface Mount

引脚数 48

封装 VQFN-48

外形尺寸

宽度 6.85 mm

封装 VQFN-48

物理参数

工作温度 -40℃ ~ 85℃

其他

产品生命周期 Active

包装方式 Tape & Reel TR

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

数据手册

CDCL6010RGZT引脚图与封装图
CDCL6010RGZT引脚图
CDCL6010RGZT封装图
CDCL6010RGZT封装焊盘图
在线购买CDCL6010RGZT
型号: CDCL6010RGZT
制造商: TI 德州仪器
描述:1.8V , 11路输出时钟乘法器,分销商,抖动消除器和缓冲器 1.8V, 11 Output Clock Multiplier, Distributor, Jitter Cleaner, and Buffer
替代型号CDCL6010RGZT
型号/品牌 代替类型 替代型号对比

CDCL6010RGZT

TI 德州仪器

当前型号

当前型号

CDCL6010RGZR

德州仪器

完全替代

CDCL6010RGZT和CDCL6010RGZR的区别

CDCL6010RGZRG4

德州仪器

类似代替

CDCL6010RGZT和CDCL6010RGZRG4的区别

CDCL6010RGZTG4

德州仪器

类似代替

CDCL6010RGZT和CDCL6010RGZTG4的区别

锐单商城 - 一站式电子元器件采购平台